 f15af01740
			
		
	
	
		f15af01740
		
	
	
	
	
		
			
			Privileged spec section 4.1.9 mentions: "When a trap is taken into S-mode, stval is written with exception-specific information to assist software in handling the trap. (...) If stval is written with a nonzero value when a breakpoint, address-misaligned, access-fault, or page-fault exception occurs on an instruction fetch, load, or store, then stval will contain the faulting virtual address." A similar text is found for mtval in section 3.1.16. Setting mtval/stval in this scenario is optional, but some softwares read these regs when handling ebreaks. Write 'badaddr' in all ebreak breakpoints to write the appropriate 'tval' during riscv_do_cpu_interrrupt(). Signed-off-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-ID: <20240416230437.1869024-3-dbarboza@ventanamicro.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
		
			
				
	
	
		
			135 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			135 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
| /*
 | |
|  * RISC-V translation routines for the RISC-V privileged instructions.
 | |
|  *
 | |
|  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
 | |
|  * Copyright (c) 2018 Peer Adelt, peer.adelt@hni.uni-paderborn.de
 | |
|  *                    Bastian Koppelmann, kbastian@mail.uni-paderborn.de
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or modify it
 | |
|  * under the terms and conditions of the GNU General Public License,
 | |
|  * version 2 or later, as published by the Free Software Foundation.
 | |
|  *
 | |
|  * This program is distributed in the hope it will be useful, but WITHOUT
 | |
|  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 | |
|  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 | |
|  * more details.
 | |
|  *
 | |
|  * You should have received a copy of the GNU General Public License along with
 | |
|  * this program.  If not, see <http://www.gnu.org/licenses/>.
 | |
|  */
 | |
| 
 | |
| static bool trans_ecall(DisasContext *ctx, arg_ecall *a)
 | |
| {
 | |
|     /* always generates U-level ECALL, fixed in do_interrupt handler */
 | |
|     generate_exception(ctx, RISCV_EXCP_U_ECALL);
 | |
|     return true;
 | |
| }
 | |
| 
 | |
| static bool trans_ebreak(DisasContext *ctx, arg_ebreak *a)
 | |
| {
 | |
|     target_ulong    ebreak_addr = ctx->base.pc_next;
 | |
|     target_ulong    pre_addr = ebreak_addr - 4;
 | |
|     target_ulong    post_addr = ebreak_addr + 4;
 | |
|     uint32_t pre    = 0;
 | |
|     uint32_t ebreak = 0;
 | |
|     uint32_t post   = 0;
 | |
| 
 | |
|     /*
 | |
|      * The RISC-V semihosting spec specifies the following
 | |
|      * three-instruction sequence to flag a semihosting call:
 | |
|      *
 | |
|      *      slli zero, zero, 0x1f       0x01f01013
 | |
|      *      ebreak                      0x00100073
 | |
|      *      srai zero, zero, 0x7        0x40705013
 | |
|      *
 | |
|      * The two shift operations on the zero register are no-ops, used
 | |
|      * here to signify a semihosting exception, rather than a breakpoint.
 | |
|      *
 | |
|      * Uncompressed instructions are required so that the sequence is easy
 | |
|      * to validate.
 | |
|      *
 | |
|      * The three instructions are required to lie in the same page so
 | |
|      * that no exception will be raised when fetching them.
 | |
|      */
 | |
| 
 | |
|     if (semihosting_enabled(ctx->priv == PRV_U) &&
 | |
|         (pre_addr & TARGET_PAGE_MASK) == (post_addr & TARGET_PAGE_MASK)) {
 | |
|         pre    = opcode_at(&ctx->base, pre_addr);
 | |
|         ebreak = opcode_at(&ctx->base, ebreak_addr);
 | |
|         post   = opcode_at(&ctx->base, post_addr);
 | |
|     }
 | |
| 
 | |
|     if (pre == 0x01f01013 && ebreak == 0x00100073 && post == 0x40705013) {
 | |
|         generate_exception(ctx, RISCV_EXCP_SEMIHOST);
 | |
|     } else {
 | |
|         tcg_gen_st_tl(tcg_constant_tl(ebreak_addr), tcg_env,
 | |
|                       offsetof(CPURISCVState, badaddr));
 | |
|         generate_exception(ctx, RISCV_EXCP_BREAKPOINT);
 | |
|     }
 | |
|     return true;
 | |
| }
 | |
| 
 | |
| static bool trans_uret(DisasContext *ctx, arg_uret *a)
 | |
| {
 | |
|     return false;
 | |
| }
 | |
| 
 | |
| static bool trans_sret(DisasContext *ctx, arg_sret *a)
 | |
| {
 | |
| #ifndef CONFIG_USER_ONLY
 | |
|     if (has_ext(ctx, RVS)) {
 | |
|         decode_save_opc(ctx);
 | |
|         translator_io_start(&ctx->base);
 | |
|         gen_helper_sret(cpu_pc, tcg_env);
 | |
|         exit_tb(ctx); /* no chaining */
 | |
|         ctx->base.is_jmp = DISAS_NORETURN;
 | |
|     } else {
 | |
|         return false;
 | |
|     }
 | |
|     return true;
 | |
| #else
 | |
|     return false;
 | |
| #endif
 | |
| }
 | |
| 
 | |
| static bool trans_mret(DisasContext *ctx, arg_mret *a)
 | |
| {
 | |
| #ifndef CONFIG_USER_ONLY
 | |
|     decode_save_opc(ctx);
 | |
|     translator_io_start(&ctx->base);
 | |
|     gen_helper_mret(cpu_pc, tcg_env);
 | |
|     exit_tb(ctx); /* no chaining */
 | |
|     ctx->base.is_jmp = DISAS_NORETURN;
 | |
|     return true;
 | |
| #else
 | |
|     return false;
 | |
| #endif
 | |
| }
 | |
| 
 | |
| static bool trans_wfi(DisasContext *ctx, arg_wfi *a)
 | |
| {
 | |
| #ifndef CONFIG_USER_ONLY
 | |
|     decode_save_opc(ctx);
 | |
|     gen_update_pc(ctx, ctx->cur_insn_len);
 | |
|     gen_helper_wfi(tcg_env);
 | |
|     return true;
 | |
| #else
 | |
|     return false;
 | |
| #endif
 | |
| }
 | |
| 
 | |
| static bool trans_sfence_vma(DisasContext *ctx, arg_sfence_vma *a)
 | |
| {
 | |
| #ifndef CONFIG_USER_ONLY
 | |
|     decode_save_opc(ctx);
 | |
|     gen_helper_tlb_flush(tcg_env);
 | |
|     return true;
 | |
| #endif
 | |
|     return false;
 | |
| }
 | |
| 
 | |
| static bool trans_sfence_vm(DisasContext *ctx, arg_sfence_vm *a)
 | |
| {
 | |
|     return false;
 | |
| }
 |