 6d56e39649
			
		
	
	
		6d56e39649
		
			
		
	
	
	
	
		
			
			Connect the gpex PCIe device based on the device tree included in the HiFive Unleashed ROM. Signed-off-by: Alistair Francis <alistair.francis@wdc.com> Signed-off-by: Logan Gunthorpe <logang@deltatee.com> Reviewed-by: Logan Gunthorpe <logang@deltatee.com> Tested-by: Guenter Roeck <linux@roeck-us.net> Tested-by: Andrea Bolognani <abologna@redhat.com> Signed-off-by: Palmer Dabbelt <palmer@sifive.com>
		
			
				
	
	
		
			83 lines
		
	
	
		
			2.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			83 lines
		
	
	
		
			2.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * QEMU RISC-V VirtIO machine interface
 | |
|  *
 | |
|  * Copyright (c) 2017 SiFive, Inc.
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or modify it
 | |
|  * under the terms and conditions of the GNU General Public License,
 | |
|  * version 2 or later, as published by the Free Software Foundation.
 | |
|  *
 | |
|  * This program is distributed in the hope it will be useful, but WITHOUT
 | |
|  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 | |
|  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 | |
|  * more details.
 | |
|  *
 | |
|  * You should have received a copy of the GNU General Public License along with
 | |
|  * this program.  If not, see <http://www.gnu.org/licenses/>.
 | |
|  */
 | |
| 
 | |
| #ifndef HW_RISCV_VIRT_H
 | |
| #define HW_RISCV_VIRT_H
 | |
| 
 | |
| typedef struct {
 | |
|     /*< private >*/
 | |
|     SysBusDevice parent_obj;
 | |
| 
 | |
|     /*< public >*/
 | |
|     RISCVHartArrayState soc;
 | |
|     DeviceState *plic;
 | |
|     void *fdt;
 | |
|     int fdt_size;
 | |
| } RISCVVirtState;
 | |
| 
 | |
| enum {
 | |
|     VIRT_DEBUG,
 | |
|     VIRT_MROM,
 | |
|     VIRT_TEST,
 | |
|     VIRT_CLINT,
 | |
|     VIRT_PLIC,
 | |
|     VIRT_UART0,
 | |
|     VIRT_VIRTIO,
 | |
|     VIRT_DRAM,
 | |
|     VIRT_PCIE_MMIO,
 | |
|     VIRT_PCIE_PIO,
 | |
|     VIRT_PCIE_ECAM
 | |
| };
 | |
| 
 | |
| enum {
 | |
|     UART0_IRQ = 10,
 | |
|     VIRTIO_IRQ = 1, /* 1 to 8 */
 | |
|     VIRTIO_COUNT = 8,
 | |
|     PCIE_IRQ = 0x20, /* 32 to 35 */
 | |
|     VIRTIO_NDEV = 0x35 /* Arbitrary maximum number of interrupts */
 | |
| };
 | |
| 
 | |
| enum {
 | |
|     VIRT_CLOCK_FREQ = 1000000000
 | |
| };
 | |
| 
 | |
| #define VIRT_PLIC_HART_CONFIG "MS"
 | |
| #define VIRT_PLIC_NUM_SOURCES 127
 | |
| #define VIRT_PLIC_NUM_PRIORITIES 7
 | |
| #define VIRT_PLIC_PRIORITY_BASE 0x0
 | |
| #define VIRT_PLIC_PENDING_BASE 0x1000
 | |
| #define VIRT_PLIC_ENABLE_BASE 0x2000
 | |
| #define VIRT_PLIC_ENABLE_STRIDE 0x80
 | |
| #define VIRT_PLIC_CONTEXT_BASE 0x200000
 | |
| #define VIRT_PLIC_CONTEXT_STRIDE 0x1000
 | |
| 
 | |
| #define FDT_PCI_ADDR_CELLS    3
 | |
| #define FDT_PCI_INT_CELLS     1
 | |
| #define FDT_PLIC_ADDR_CELLS   0
 | |
| #define FDT_PLIC_INT_CELLS    1
 | |
| #define FDT_INT_MAP_WIDTH     (FDT_PCI_ADDR_CELLS + FDT_PCI_INT_CELLS + 1 + \
 | |
|                                FDT_PLIC_ADDR_CELLS + FDT_PLIC_INT_CELLS)
 | |
| 
 | |
| #if defined(TARGET_RISCV32)
 | |
| #define VIRT_CPU TYPE_RISCV_CPU_RV32GCSU_V1_10_0
 | |
| #elif defined(TARGET_RISCV64)
 | |
| #define VIRT_CPU TYPE_RISCV_CPU_RV64GCSU_V1_10_0
 | |
| #endif
 | |
| 
 | |
| #endif
 |