
* Update to QEMU v9.0.0 --------- Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Fabiano Rosas <farosas@suse.de> Signed-off-by: Peter Xu <peterx@redhat.com> Signed-off-by: Thomas Huth <thuth@redhat.com> Signed-off-by: Cédric Le Goater <clg@redhat.com> Signed-off-by: Zheyu Ma <zheyuma97@gmail.com> Signed-off-by: Ido Plat <ido.plat@ibm.com> Signed-off-by: Ilya Leoshkevich <iii@linux.ibm.com> Signed-off-by: Markus Armbruster <armbru@redhat.com> Signed-off-by: Marc-André Lureau <marcandre.lureau@redhat.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> Signed-off-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Signed-off-by: David Hildenbrand <david@redhat.com> Signed-off-by: Kevin Wolf <kwolf@redhat.com> Signed-off-by: Thomas Lamprecht <t.lamprecht@proxmox.com> Signed-off-by: Fiona Ebner <f.ebner@proxmox.com> Signed-off-by: Gregory Price <gregory.price@memverge.com> Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> Signed-off-by: Lorenz Brun <lorenz@brun.one> Signed-off-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Signed-off-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Signed-off-by: Inès Varhol <ines.varhol@telecom-paris.fr> Signed-off-by: BALATON Zoltan <balaton@eik.bme.hu> Signed-off-by: Igor Mammedov <imammedo@redhat.com> Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Sven Schnelle <svens@stackframe.org> Signed-off-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Signed-off-by: Christian Schoenebeck <qemu_oss@crudebyte.com> Signed-off-by: Jason Wang <jasowang@redhat.com> Signed-off-by: Helge Deller <deller@gmx.de> Signed-off-by: Nicholas Piggin <npiggin@gmail.com> Signed-off-by: Benjamin Gray <bgray@linux.ibm.com> Signed-off-by: Avihai Horon <avihaih@nvidia.com> Signed-off-by: Michael Tokarev <mjt@tls.msk.ru> Signed-off-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Signed-off-by: Stefan Weil <sw@weilnetz.de> Signed-off-by: Zhao Liu <zhao1.liu@intel.com> Signed-off-by: Glenn Miles <milesg@linux.ibm.com> Signed-off-by: Oleg Sviridov <oleg.sviridov@red-soft.ru> Signed-off-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Signed-off-by: Yajun Wu <yajunw@nvidia.com> Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> Signed-off-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Signed-off-by: Pierre-Clément Tosi <ptosi@google.com> Signed-off-by: Lei Wang <lei4.wang@intel.com> Signed-off-by: Wei Wang <wei.w.wang@intel.com> Signed-off-by: Martin Hundebøll <martin@geanix.com> Signed-off-by: Michael S. Tsirkin <mst@redhat.com> Signed-off-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Signed-off-by: Wafer <wafer@jaguarmicro.com> Signed-off-by: Yuxue Liu <yuxue.liu@jaguarmicro.com> Signed-off-by: Gerd Hoffmann <kraxel@redhat.com> Signed-off-by: Nguyen Dinh Phi <phind.uet@gmail.com> Signed-off-by: Zack Buhman <zack@buhman.org> Signed-off-by: Keith Packard <keithp@keithp.com> Signed-off-by: Yuquan Wang wangyuquan1236@phytium.com.cn Signed-off-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Signed-off-by: Cindy Lu <lulu@redhat.com> Co-authored-by: Peter Maydell <peter.maydell@linaro.org> Co-authored-by: Fabiano Rosas <farosas@suse.de> Co-authored-by: Peter Xu <peterx@redhat.com> Co-authored-by: Thomas Huth <thuth@redhat.com> Co-authored-by: Cédric Le Goater <clg@redhat.com> Co-authored-by: Zheyu Ma <zheyuma97@gmail.com> Co-authored-by: Ido Plat <ido.plat@ibm.com> Co-authored-by: Ilya Leoshkevich <iii@linux.ibm.com> Co-authored-by: Markus Armbruster <armbru@redhat.com> Co-authored-by: Marc-André Lureau <marcandre.lureau@redhat.com> Co-authored-by: Paolo Bonzini <pbonzini@redhat.com> Co-authored-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Co-authored-by: David Hildenbrand <david@redhat.com> Co-authored-by: Kevin Wolf <kwolf@redhat.com> Co-authored-by: Stefan Reiter <s.reiter@proxmox.com> Co-authored-by: Fiona Ebner <f.ebner@proxmox.com> Co-authored-by: Gregory Price <gregory.price@memverge.com> Co-authored-by: Lorenz Brun <lorenz@brun.one> Co-authored-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Co-authored-by: Philippe Mathieu-Daudé <philmd@linaro.org> Co-authored-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Co-authored-by: BALATON Zoltan <balaton@eik.bme.hu> Co-authored-by: Igor Mammedov <imammedo@redhat.com> Co-authored-by: Akihiko Odaki <akihiko.odaki@daynix.com> Co-authored-by: Richard Henderson <richard.henderson@linaro.org> Co-authored-by: Sven Schnelle <svens@stackframe.org> Co-authored-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Co-authored-by: Helge Deller <deller@kernel.org> Co-authored-by: Harsh Prateek Bora <harshpb@linux.ibm.com> Co-authored-by: Benjamin Gray <bgray@linux.ibm.com> Co-authored-by: Nicholas Piggin <npiggin@gmail.com> Co-authored-by: Avihai Horon <avihaih@nvidia.com> Co-authored-by: Michael Tokarev <mjt@tls.msk.ru> Co-authored-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Co-authored-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Co-authored-by: Stefan Weil <sw@weilnetz.de> Co-authored-by: Dayu Liu <liu.dayu@zte.com.cn> Co-authored-by: Zhao Liu <zhao1.liu@intel.com> Co-authored-by: Glenn Miles <milesg@linux.vnet.ibm.com> Co-authored-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Co-authored-by: Yajun Wu <yajunw@nvidia.com> Co-authored-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Co-authored-by: Pierre-Clément Tosi <ptosi@google.com> Co-authored-by: Wei Wang <wei.w.wang@intel.com> Co-authored-by: Martin Hundebøll <martin@geanix.com> Co-authored-by: Michael S. Tsirkin <mst@redhat.com> Co-authored-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Co-authored-by: Wafer <wafer@jaguarmicro.com> Co-authored-by: lyx634449800 <yuxue.liu@jaguarmicro.com> Co-authored-by: Gerd Hoffmann <kraxel@redhat.com> Co-authored-by: Nguyen Dinh Phi <phind.uet@gmail.com> Co-authored-by: Zack Buhman <zack@buhman.org> Co-authored-by: Keith Packard <keithp@keithp.com> Co-authored-by: Yuquan Wang <wangyuquan1236@phytium.com.cn> Co-authored-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Co-authored-by: Cindy Lu <lulu@redhat.com>
174 lines
5.1 KiB
C
174 lines
5.1 KiB
C
/*
|
|
* QEMU PowerPC N1 chiplet model
|
|
*
|
|
* Copyright (c) 2023, IBM Corporation.
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0-or-later
|
|
*/
|
|
|
|
#include "qemu/osdep.h"
|
|
#include "qemu/log.h"
|
|
#include "hw/qdev-properties.h"
|
|
#include "hw/ppc/pnv.h"
|
|
#include "hw/ppc/pnv_xscom.h"
|
|
#include "hw/ppc/pnv_n1_chiplet.h"
|
|
#include "hw/ppc/pnv_nest_pervasive.h"
|
|
|
|
/*
|
|
* The n1 chiplet contains chiplet control unit,
|
|
* PowerBus/RaceTrack/Bridge logic, nest Memory Management Unit(nMMU)
|
|
* and more.
|
|
*
|
|
* In this model Nest1 chiplet control registers are modelled via common
|
|
* nest pervasive model and few PowerBus racetrack registers are modelled.
|
|
*/
|
|
|
|
#define PB_SCOM_EQ0_HP_MODE2_CURR 0xe
|
|
#define PB_SCOM_ES3_MODE 0x8a
|
|
|
|
static uint64_t pnv_n1_chiplet_pb_scom_eq_read(void *opaque, hwaddr addr,
|
|
unsigned size)
|
|
{
|
|
PnvN1Chiplet *n1_chiplet = PNV_N1_CHIPLET(opaque);
|
|
uint32_t reg = addr >> 3;
|
|
uint64_t val = ~0ull;
|
|
|
|
switch (reg) {
|
|
case PB_SCOM_EQ0_HP_MODE2_CURR:
|
|
val = n1_chiplet->eq[0].hp_mode2_curr;
|
|
break;
|
|
default:
|
|
qemu_log_mask(LOG_UNIMP, "%s: Invalid xscom read at 0x%" PRIx32 "\n",
|
|
__func__, reg);
|
|
}
|
|
return val;
|
|
}
|
|
|
|
static void pnv_n1_chiplet_pb_scom_eq_write(void *opaque, hwaddr addr,
|
|
uint64_t val, unsigned size)
|
|
{
|
|
PnvN1Chiplet *n1_chiplet = PNV_N1_CHIPLET(opaque);
|
|
uint32_t reg = addr >> 3;
|
|
|
|
switch (reg) {
|
|
case PB_SCOM_EQ0_HP_MODE2_CURR:
|
|
n1_chiplet->eq[0].hp_mode2_curr = val;
|
|
break;
|
|
default:
|
|
qemu_log_mask(LOG_UNIMP, "%s: Invalid xscom write at 0x%" PRIx32 "\n",
|
|
__func__, reg);
|
|
}
|
|
}
|
|
|
|
static const MemoryRegionOps pnv_n1_chiplet_pb_scom_eq_ops = {
|
|
.read = pnv_n1_chiplet_pb_scom_eq_read,
|
|
.write = pnv_n1_chiplet_pb_scom_eq_write,
|
|
.valid.min_access_size = 8,
|
|
.valid.max_access_size = 8,
|
|
.impl.min_access_size = 8,
|
|
.impl.max_access_size = 8,
|
|
.endianness = DEVICE_BIG_ENDIAN,
|
|
};
|
|
|
|
static uint64_t pnv_n1_chiplet_pb_scom_es_read(void *opaque, hwaddr addr,
|
|
unsigned size)
|
|
{
|
|
PnvN1Chiplet *n1_chiplet = PNV_N1_CHIPLET(opaque);
|
|
uint32_t reg = addr >> 3;
|
|
uint64_t val = ~0ull;
|
|
|
|
switch (reg) {
|
|
case PB_SCOM_ES3_MODE:
|
|
val = n1_chiplet->es[3].mode;
|
|
break;
|
|
default:
|
|
qemu_log_mask(LOG_UNIMP, "%s: Invalid xscom read at 0x%" PRIx32 "\n",
|
|
__func__, reg);
|
|
}
|
|
return val;
|
|
}
|
|
|
|
static void pnv_n1_chiplet_pb_scom_es_write(void *opaque, hwaddr addr,
|
|
uint64_t val, unsigned size)
|
|
{
|
|
PnvN1Chiplet *n1_chiplet = PNV_N1_CHIPLET(opaque);
|
|
uint32_t reg = addr >> 3;
|
|
|
|
switch (reg) {
|
|
case PB_SCOM_ES3_MODE:
|
|
n1_chiplet->es[3].mode = val;
|
|
break;
|
|
default:
|
|
qemu_log_mask(LOG_UNIMP, "%s: Invalid xscom write at 0x%" PRIx32 "\n",
|
|
__func__, reg);
|
|
}
|
|
}
|
|
|
|
static const MemoryRegionOps pnv_n1_chiplet_pb_scom_es_ops = {
|
|
.read = pnv_n1_chiplet_pb_scom_es_read,
|
|
.write = pnv_n1_chiplet_pb_scom_es_write,
|
|
.valid.min_access_size = 8,
|
|
.valid.max_access_size = 8,
|
|
.impl.min_access_size = 8,
|
|
.impl.max_access_size = 8,
|
|
.endianness = DEVICE_BIG_ENDIAN,
|
|
};
|
|
|
|
static void pnv_n1_chiplet_realize(DeviceState *dev, Error **errp)
|
|
{
|
|
PnvN1Chiplet *n1_chiplet = PNV_N1_CHIPLET(dev);
|
|
|
|
/* Realize nest pervasive common chiplet model */
|
|
if (!qdev_realize(DEVICE(&n1_chiplet->nest_pervasive), NULL, errp)) {
|
|
return;
|
|
}
|
|
|
|
/* Nest1 chiplet power bus EQ xscom region */
|
|
pnv_xscom_region_init(&n1_chiplet->xscom_pb_eq_mr, OBJECT(n1_chiplet),
|
|
&pnv_n1_chiplet_pb_scom_eq_ops, n1_chiplet,
|
|
"xscom-n1-chiplet-pb-scom-eq",
|
|
PNV10_XSCOM_N1_PB_SCOM_EQ_SIZE);
|
|
|
|
/* Nest1 chiplet power bus ES xscom region */
|
|
pnv_xscom_region_init(&n1_chiplet->xscom_pb_es_mr, OBJECT(n1_chiplet),
|
|
&pnv_n1_chiplet_pb_scom_es_ops, n1_chiplet,
|
|
"xscom-n1-chiplet-pb-scom-es",
|
|
PNV10_XSCOM_N1_PB_SCOM_ES_SIZE);
|
|
}
|
|
|
|
static void pnv_n1_chiplet_class_init(ObjectClass *klass, void *data)
|
|
{
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
dc->desc = "PowerNV n1 chiplet";
|
|
dc->realize = pnv_n1_chiplet_realize;
|
|
}
|
|
|
|
static void pnv_n1_chiplet_instance_init(Object *obj)
|
|
{
|
|
PnvN1Chiplet *n1_chiplet = PNV_N1_CHIPLET(obj);
|
|
|
|
object_initialize_child(OBJECT(n1_chiplet), "nest-pervasive-common",
|
|
&n1_chiplet->nest_pervasive,
|
|
TYPE_PNV_NEST_CHIPLET_PERVASIVE);
|
|
}
|
|
|
|
static const TypeInfo pnv_n1_chiplet_info = {
|
|
.name = TYPE_PNV_N1_CHIPLET,
|
|
.parent = TYPE_DEVICE,
|
|
.instance_init = pnv_n1_chiplet_instance_init,
|
|
.instance_size = sizeof(PnvN1Chiplet),
|
|
.class_init = pnv_n1_chiplet_class_init,
|
|
.interfaces = (InterfaceInfo[]) {
|
|
{ TYPE_PNV_XSCOM_INTERFACE },
|
|
{ }
|
|
}
|
|
};
|
|
|
|
static void pnv_n1_chiplet_register_types(void)
|
|
{
|
|
type_register_static(&pnv_n1_chiplet_info);
|
|
}
|
|
|
|
type_init(pnv_n1_chiplet_register_types);
|