
* Update to QEMU v9.0.0 --------- Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Fabiano Rosas <farosas@suse.de> Signed-off-by: Peter Xu <peterx@redhat.com> Signed-off-by: Thomas Huth <thuth@redhat.com> Signed-off-by: Cédric Le Goater <clg@redhat.com> Signed-off-by: Zheyu Ma <zheyuma97@gmail.com> Signed-off-by: Ido Plat <ido.plat@ibm.com> Signed-off-by: Ilya Leoshkevich <iii@linux.ibm.com> Signed-off-by: Markus Armbruster <armbru@redhat.com> Signed-off-by: Marc-André Lureau <marcandre.lureau@redhat.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> Signed-off-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Signed-off-by: David Hildenbrand <david@redhat.com> Signed-off-by: Kevin Wolf <kwolf@redhat.com> Signed-off-by: Thomas Lamprecht <t.lamprecht@proxmox.com> Signed-off-by: Fiona Ebner <f.ebner@proxmox.com> Signed-off-by: Gregory Price <gregory.price@memverge.com> Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> Signed-off-by: Lorenz Brun <lorenz@brun.one> Signed-off-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Signed-off-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Signed-off-by: Inès Varhol <ines.varhol@telecom-paris.fr> Signed-off-by: BALATON Zoltan <balaton@eik.bme.hu> Signed-off-by: Igor Mammedov <imammedo@redhat.com> Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Sven Schnelle <svens@stackframe.org> Signed-off-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Signed-off-by: Christian Schoenebeck <qemu_oss@crudebyte.com> Signed-off-by: Jason Wang <jasowang@redhat.com> Signed-off-by: Helge Deller <deller@gmx.de> Signed-off-by: Nicholas Piggin <npiggin@gmail.com> Signed-off-by: Benjamin Gray <bgray@linux.ibm.com> Signed-off-by: Avihai Horon <avihaih@nvidia.com> Signed-off-by: Michael Tokarev <mjt@tls.msk.ru> Signed-off-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Signed-off-by: Stefan Weil <sw@weilnetz.de> Signed-off-by: Zhao Liu <zhao1.liu@intel.com> Signed-off-by: Glenn Miles <milesg@linux.ibm.com> Signed-off-by: Oleg Sviridov <oleg.sviridov@red-soft.ru> Signed-off-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Signed-off-by: Yajun Wu <yajunw@nvidia.com> Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> Signed-off-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Signed-off-by: Pierre-Clément Tosi <ptosi@google.com> Signed-off-by: Lei Wang <lei4.wang@intel.com> Signed-off-by: Wei Wang <wei.w.wang@intel.com> Signed-off-by: Martin Hundebøll <martin@geanix.com> Signed-off-by: Michael S. Tsirkin <mst@redhat.com> Signed-off-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Signed-off-by: Wafer <wafer@jaguarmicro.com> Signed-off-by: Yuxue Liu <yuxue.liu@jaguarmicro.com> Signed-off-by: Gerd Hoffmann <kraxel@redhat.com> Signed-off-by: Nguyen Dinh Phi <phind.uet@gmail.com> Signed-off-by: Zack Buhman <zack@buhman.org> Signed-off-by: Keith Packard <keithp@keithp.com> Signed-off-by: Yuquan Wang wangyuquan1236@phytium.com.cn Signed-off-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Signed-off-by: Cindy Lu <lulu@redhat.com> Co-authored-by: Peter Maydell <peter.maydell@linaro.org> Co-authored-by: Fabiano Rosas <farosas@suse.de> Co-authored-by: Peter Xu <peterx@redhat.com> Co-authored-by: Thomas Huth <thuth@redhat.com> Co-authored-by: Cédric Le Goater <clg@redhat.com> Co-authored-by: Zheyu Ma <zheyuma97@gmail.com> Co-authored-by: Ido Plat <ido.plat@ibm.com> Co-authored-by: Ilya Leoshkevich <iii@linux.ibm.com> Co-authored-by: Markus Armbruster <armbru@redhat.com> Co-authored-by: Marc-André Lureau <marcandre.lureau@redhat.com> Co-authored-by: Paolo Bonzini <pbonzini@redhat.com> Co-authored-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Co-authored-by: David Hildenbrand <david@redhat.com> Co-authored-by: Kevin Wolf <kwolf@redhat.com> Co-authored-by: Stefan Reiter <s.reiter@proxmox.com> Co-authored-by: Fiona Ebner <f.ebner@proxmox.com> Co-authored-by: Gregory Price <gregory.price@memverge.com> Co-authored-by: Lorenz Brun <lorenz@brun.one> Co-authored-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Co-authored-by: Philippe Mathieu-Daudé <philmd@linaro.org> Co-authored-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Co-authored-by: BALATON Zoltan <balaton@eik.bme.hu> Co-authored-by: Igor Mammedov <imammedo@redhat.com> Co-authored-by: Akihiko Odaki <akihiko.odaki@daynix.com> Co-authored-by: Richard Henderson <richard.henderson@linaro.org> Co-authored-by: Sven Schnelle <svens@stackframe.org> Co-authored-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Co-authored-by: Helge Deller <deller@kernel.org> Co-authored-by: Harsh Prateek Bora <harshpb@linux.ibm.com> Co-authored-by: Benjamin Gray <bgray@linux.ibm.com> Co-authored-by: Nicholas Piggin <npiggin@gmail.com> Co-authored-by: Avihai Horon <avihaih@nvidia.com> Co-authored-by: Michael Tokarev <mjt@tls.msk.ru> Co-authored-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Co-authored-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Co-authored-by: Stefan Weil <sw@weilnetz.de> Co-authored-by: Dayu Liu <liu.dayu@zte.com.cn> Co-authored-by: Zhao Liu <zhao1.liu@intel.com> Co-authored-by: Glenn Miles <milesg@linux.vnet.ibm.com> Co-authored-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Co-authored-by: Yajun Wu <yajunw@nvidia.com> Co-authored-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Co-authored-by: Pierre-Clément Tosi <ptosi@google.com> Co-authored-by: Wei Wang <wei.w.wang@intel.com> Co-authored-by: Martin Hundebøll <martin@geanix.com> Co-authored-by: Michael S. Tsirkin <mst@redhat.com> Co-authored-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Co-authored-by: Wafer <wafer@jaguarmicro.com> Co-authored-by: lyx634449800 <yuxue.liu@jaguarmicro.com> Co-authored-by: Gerd Hoffmann <kraxel@redhat.com> Co-authored-by: Nguyen Dinh Phi <phind.uet@gmail.com> Co-authored-by: Zack Buhman <zack@buhman.org> Co-authored-by: Keith Packard <keithp@keithp.com> Co-authored-by: Yuquan Wang <wangyuquan1236@phytium.com.cn> Co-authored-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Co-authored-by: Cindy Lu <lulu@redhat.com>
315 lines
8.9 KiB
C
315 lines
8.9 KiB
C
/*
|
|
* Copyright (c) 2018, Impinj, Inc.
|
|
*
|
|
* i.MX2 Watchdog IP block
|
|
*
|
|
* Author: Andrey Smirnov <andrew.smirnov@gmail.com>
|
|
*
|
|
* This work is licensed under the terms of the GNU GPL, version 2 or later.
|
|
* See the COPYING file in the top-level directory.
|
|
*/
|
|
|
|
#include "qemu/osdep.h"
|
|
#include "qemu/bitops.h"
|
|
#include "qemu/module.h"
|
|
#include "sysemu/watchdog.h"
|
|
#include "migration/vmstate.h"
|
|
#include "hw/qdev-properties.h"
|
|
|
|
#include "hw/watchdog/wdt_imx2.h"
|
|
#include "trace.h"
|
|
|
|
static void imx2_wdt_interrupt(void *opaque)
|
|
{
|
|
IMX2WdtState *s = IMX2_WDT(opaque);
|
|
|
|
trace_imx2_wdt_interrupt();
|
|
|
|
s->wicr |= IMX2_WDT_WICR_WTIS;
|
|
qemu_set_irq(s->irq, 1);
|
|
}
|
|
|
|
static void imx2_wdt_expired(void *opaque)
|
|
{
|
|
IMX2WdtState *s = IMX2_WDT(opaque);
|
|
|
|
trace_imx2_wdt_expired();
|
|
|
|
s->wrsr = IMX2_WDT_WRSR_TOUT;
|
|
|
|
/* Perform watchdog action if watchdog is enabled */
|
|
if (s->wcr & IMX2_WDT_WCR_WDE) {
|
|
s->wrsr = IMX2_WDT_WRSR_TOUT;
|
|
watchdog_perform_action();
|
|
}
|
|
}
|
|
|
|
static void imx2_wdt_reset(DeviceState *dev)
|
|
{
|
|
IMX2WdtState *s = IMX2_WDT(dev);
|
|
|
|
ptimer_transaction_begin(s->timer);
|
|
ptimer_stop(s->timer);
|
|
ptimer_transaction_commit(s->timer);
|
|
|
|
if (s->pretimeout_support) {
|
|
ptimer_transaction_begin(s->itimer);
|
|
ptimer_stop(s->itimer);
|
|
ptimer_transaction_commit(s->itimer);
|
|
}
|
|
|
|
s->wicr_locked = false;
|
|
s->wcr_locked = false;
|
|
s->wcr_wde_locked = false;
|
|
|
|
s->wcr = IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS;
|
|
s->wsr = 0;
|
|
s->wrsr &= ~(IMX2_WDT_WRSR_TOUT | IMX2_WDT_WRSR_SFTW);
|
|
s->wicr = IMX2_WDT_WICR_WICT_DEF;
|
|
s->wmcr = IMX2_WDT_WMCR_PDE;
|
|
}
|
|
|
|
static uint64_t imx2_wdt_read(void *opaque, hwaddr addr, unsigned int size)
|
|
{
|
|
IMX2WdtState *s = IMX2_WDT(opaque);
|
|
uint16_t value = 0;
|
|
|
|
switch (addr) {
|
|
case IMX2_WDT_WCR:
|
|
value = s->wcr;
|
|
break;
|
|
case IMX2_WDT_WSR:
|
|
value = s->wsr;
|
|
break;
|
|
case IMX2_WDT_WRSR:
|
|
value = s->wrsr;
|
|
break;
|
|
case IMX2_WDT_WICR:
|
|
value = s->wicr;
|
|
break;
|
|
case IMX2_WDT_WMCR:
|
|
value = s->wmcr;
|
|
break;
|
|
}
|
|
|
|
trace_imx2_wdt_read(addr, value);
|
|
|
|
return value;
|
|
}
|
|
|
|
static void imx_wdt2_update_itimer(IMX2WdtState *s, bool start)
|
|
{
|
|
bool running = (s->wcr & IMX2_WDT_WCR_WDE) && (s->wcr & IMX2_WDT_WCR_WT);
|
|
bool enabled = s->wicr & IMX2_WDT_WICR_WIE;
|
|
|
|
ptimer_transaction_begin(s->itimer);
|
|
if (start || !enabled) {
|
|
ptimer_stop(s->itimer);
|
|
}
|
|
if (running && enabled) {
|
|
int count = ptimer_get_count(s->timer);
|
|
int pretimeout = s->wicr & IMX2_WDT_WICR_WICT;
|
|
|
|
/*
|
|
* Only (re-)start pretimeout timer if its counter value is larger
|
|
* than 0. Otherwise it will fire right away and we'll get an
|
|
* interrupt loop.
|
|
*/
|
|
if (count > pretimeout) {
|
|
ptimer_set_count(s->itimer, count - pretimeout);
|
|
if (start) {
|
|
ptimer_run(s->itimer, 1);
|
|
}
|
|
}
|
|
}
|
|
ptimer_transaction_commit(s->itimer);
|
|
}
|
|
|
|
static void imx_wdt2_update_timer(IMX2WdtState *s, bool start)
|
|
{
|
|
ptimer_transaction_begin(s->timer);
|
|
if (start) {
|
|
ptimer_stop(s->timer);
|
|
}
|
|
if ((s->wcr & IMX2_WDT_WCR_WDE) && (s->wcr & IMX2_WDT_WCR_WT)) {
|
|
int count = (s->wcr & IMX2_WDT_WCR_WT) >> 8;
|
|
|
|
/* A value of 0 reflects one period (0.5s). */
|
|
ptimer_set_count(s->timer, count + 1);
|
|
if (start) {
|
|
ptimer_run(s->timer, 1);
|
|
}
|
|
}
|
|
ptimer_transaction_commit(s->timer);
|
|
if (s->pretimeout_support) {
|
|
imx_wdt2_update_itimer(s, start);
|
|
}
|
|
}
|
|
|
|
static void imx2_wdt_write(void *opaque, hwaddr addr,
|
|
uint64_t value, unsigned int size)
|
|
{
|
|
IMX2WdtState *s = IMX2_WDT(opaque);
|
|
|
|
trace_imx2_wdt_write(addr, value);
|
|
|
|
switch (addr) {
|
|
case IMX2_WDT_WCR:
|
|
if (s->wcr_locked) {
|
|
value &= ~IMX2_WDT_WCR_LOCK_MASK;
|
|
value |= (s->wicr & IMX2_WDT_WCR_LOCK_MASK);
|
|
}
|
|
s->wcr_locked = true;
|
|
if (s->wcr_wde_locked) {
|
|
value &= ~IMX2_WDT_WCR_WDE;
|
|
value |= (s->wicr & ~IMX2_WDT_WCR_WDE);
|
|
} else if (value & IMX2_WDT_WCR_WDE) {
|
|
s->wcr_wde_locked = true;
|
|
}
|
|
if (s->wcr_wdt_locked) {
|
|
value &= ~IMX2_WDT_WCR_WDT;
|
|
value |= (s->wicr & ~IMX2_WDT_WCR_WDT);
|
|
} else if (value & IMX2_WDT_WCR_WDT) {
|
|
s->wcr_wdt_locked = true;
|
|
}
|
|
|
|
s->wcr = value;
|
|
if (!(value & IMX2_WDT_WCR_SRS)) {
|
|
s->wrsr = IMX2_WDT_WRSR_SFTW;
|
|
}
|
|
if (!(value & (IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS)) ||
|
|
(!(value & IMX2_WDT_WCR_WT) && (value & IMX2_WDT_WCR_WDE))) {
|
|
watchdog_perform_action();
|
|
}
|
|
s->wcr |= IMX2_WDT_WCR_SRS;
|
|
imx_wdt2_update_timer(s, true);
|
|
break;
|
|
case IMX2_WDT_WSR:
|
|
if (s->wsr == IMX2_WDT_SEQ1 && value == IMX2_WDT_SEQ2) {
|
|
imx_wdt2_update_timer(s, false);
|
|
}
|
|
s->wsr = value;
|
|
break;
|
|
case IMX2_WDT_WRSR:
|
|
break;
|
|
case IMX2_WDT_WICR:
|
|
if (!s->pretimeout_support) {
|
|
return;
|
|
}
|
|
value &= IMX2_WDT_WICR_LOCK_MASK | IMX2_WDT_WICR_WTIS;
|
|
if (s->wicr_locked) {
|
|
value &= IMX2_WDT_WICR_WTIS;
|
|
value |= (s->wicr & IMX2_WDT_WICR_LOCK_MASK);
|
|
}
|
|
s->wicr = value | (s->wicr & IMX2_WDT_WICR_WTIS);
|
|
if (value & IMX2_WDT_WICR_WTIS) {
|
|
s->wicr &= ~IMX2_WDT_WICR_WTIS;
|
|
qemu_set_irq(s->irq, 0);
|
|
}
|
|
imx_wdt2_update_itimer(s, true);
|
|
s->wicr_locked = true;
|
|
break;
|
|
case IMX2_WDT_WMCR:
|
|
s->wmcr = value & IMX2_WDT_WMCR_PDE;
|
|
break;
|
|
}
|
|
}
|
|
|
|
static const MemoryRegionOps imx2_wdt_ops = {
|
|
.read = imx2_wdt_read,
|
|
.write = imx2_wdt_write,
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
.impl = {
|
|
/*
|
|
* Our device would not work correctly if the guest was doing
|
|
* unaligned access. This might not be a limitation on the
|
|
* real device but in practice there is no reason for a guest
|
|
* to access this device unaligned.
|
|
*/
|
|
.min_access_size = 2,
|
|
.max_access_size = 2,
|
|
.unaligned = false,
|
|
},
|
|
};
|
|
|
|
static const VMStateDescription vmstate_imx2_wdt = {
|
|
.name = "imx2.wdt",
|
|
.fields = (const VMStateField[]) {
|
|
VMSTATE_PTIMER(timer, IMX2WdtState),
|
|
VMSTATE_PTIMER(itimer, IMX2WdtState),
|
|
VMSTATE_BOOL(wicr_locked, IMX2WdtState),
|
|
VMSTATE_BOOL(wcr_locked, IMX2WdtState),
|
|
VMSTATE_BOOL(wcr_wde_locked, IMX2WdtState),
|
|
VMSTATE_BOOL(wcr_wdt_locked, IMX2WdtState),
|
|
VMSTATE_UINT16(wcr, IMX2WdtState),
|
|
VMSTATE_UINT16(wsr, IMX2WdtState),
|
|
VMSTATE_UINT16(wrsr, IMX2WdtState),
|
|
VMSTATE_UINT16(wmcr, IMX2WdtState),
|
|
VMSTATE_UINT16(wicr, IMX2WdtState),
|
|
VMSTATE_END_OF_LIST()
|
|
}
|
|
};
|
|
|
|
static void imx2_wdt_realize(DeviceState *dev, Error **errp)
|
|
{
|
|
IMX2WdtState *s = IMX2_WDT(dev);
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
|
|
|
memory_region_init_io(&s->mmio, OBJECT(dev),
|
|
&imx2_wdt_ops, s,
|
|
TYPE_IMX2_WDT,
|
|
IMX2_WDT_MMIO_SIZE);
|
|
sysbus_init_mmio(sbd, &s->mmio);
|
|
sysbus_init_irq(sbd, &s->irq);
|
|
|
|
s->timer = ptimer_init(imx2_wdt_expired, s,
|
|
PTIMER_POLICY_NO_IMMEDIATE_TRIGGER |
|
|
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
|
|
PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
|
|
ptimer_transaction_begin(s->timer);
|
|
ptimer_set_freq(s->timer, 2);
|
|
ptimer_set_limit(s->timer, 0xff, 1);
|
|
ptimer_transaction_commit(s->timer);
|
|
if (s->pretimeout_support) {
|
|
s->itimer = ptimer_init(imx2_wdt_interrupt, s,
|
|
PTIMER_POLICY_NO_IMMEDIATE_TRIGGER |
|
|
PTIMER_POLICY_NO_IMMEDIATE_RELOAD |
|
|
PTIMER_POLICY_NO_COUNTER_ROUND_DOWN);
|
|
ptimer_transaction_begin(s->itimer);
|
|
ptimer_set_freq(s->itimer, 2);
|
|
ptimer_set_limit(s->itimer, 0xff, 1);
|
|
ptimer_transaction_commit(s->itimer);
|
|
}
|
|
}
|
|
|
|
static Property imx2_wdt_properties[] = {
|
|
DEFINE_PROP_BOOL("pretimeout-support", IMX2WdtState, pretimeout_support,
|
|
false),
|
|
DEFINE_PROP_END_OF_LIST()
|
|
};
|
|
|
|
static void imx2_wdt_class_init(ObjectClass *klass, void *data)
|
|
{
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
device_class_set_props(dc, imx2_wdt_properties);
|
|
dc->realize = imx2_wdt_realize;
|
|
dc->reset = imx2_wdt_reset;
|
|
dc->vmsd = &vmstate_imx2_wdt;
|
|
dc->desc = "i.MX2 watchdog timer";
|
|
set_bit(DEVICE_CATEGORY_WATCHDOG, dc->categories);
|
|
}
|
|
|
|
static const TypeInfo imx2_wdt_info = {
|
|
.name = TYPE_IMX2_WDT,
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
.instance_size = sizeof(IMX2WdtState),
|
|
.class_init = imx2_wdt_class_init,
|
|
};
|
|
|
|
static void imx2_wdt_register_type(void)
|
|
{
|
|
type_register_static(&imx2_wdt_info);
|
|
}
|
|
type_init(imx2_wdt_register_type)
|