
* Update to QEMU v9.0.0 --------- Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Fabiano Rosas <farosas@suse.de> Signed-off-by: Peter Xu <peterx@redhat.com> Signed-off-by: Thomas Huth <thuth@redhat.com> Signed-off-by: Cédric Le Goater <clg@redhat.com> Signed-off-by: Zheyu Ma <zheyuma97@gmail.com> Signed-off-by: Ido Plat <ido.plat@ibm.com> Signed-off-by: Ilya Leoshkevich <iii@linux.ibm.com> Signed-off-by: Markus Armbruster <armbru@redhat.com> Signed-off-by: Marc-André Lureau <marcandre.lureau@redhat.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> Signed-off-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Signed-off-by: David Hildenbrand <david@redhat.com> Signed-off-by: Kevin Wolf <kwolf@redhat.com> Signed-off-by: Thomas Lamprecht <t.lamprecht@proxmox.com> Signed-off-by: Fiona Ebner <f.ebner@proxmox.com> Signed-off-by: Gregory Price <gregory.price@memverge.com> Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> Signed-off-by: Lorenz Brun <lorenz@brun.one> Signed-off-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Signed-off-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Signed-off-by: Inès Varhol <ines.varhol@telecom-paris.fr> Signed-off-by: BALATON Zoltan <balaton@eik.bme.hu> Signed-off-by: Igor Mammedov <imammedo@redhat.com> Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Sven Schnelle <svens@stackframe.org> Signed-off-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Signed-off-by: Christian Schoenebeck <qemu_oss@crudebyte.com> Signed-off-by: Jason Wang <jasowang@redhat.com> Signed-off-by: Helge Deller <deller@gmx.de> Signed-off-by: Nicholas Piggin <npiggin@gmail.com> Signed-off-by: Benjamin Gray <bgray@linux.ibm.com> Signed-off-by: Avihai Horon <avihaih@nvidia.com> Signed-off-by: Michael Tokarev <mjt@tls.msk.ru> Signed-off-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Signed-off-by: Stefan Weil <sw@weilnetz.de> Signed-off-by: Zhao Liu <zhao1.liu@intel.com> Signed-off-by: Glenn Miles <milesg@linux.ibm.com> Signed-off-by: Oleg Sviridov <oleg.sviridov@red-soft.ru> Signed-off-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Signed-off-by: Yajun Wu <yajunw@nvidia.com> Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> Signed-off-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Signed-off-by: Pierre-Clément Tosi <ptosi@google.com> Signed-off-by: Lei Wang <lei4.wang@intel.com> Signed-off-by: Wei Wang <wei.w.wang@intel.com> Signed-off-by: Martin Hundebøll <martin@geanix.com> Signed-off-by: Michael S. Tsirkin <mst@redhat.com> Signed-off-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Signed-off-by: Wafer <wafer@jaguarmicro.com> Signed-off-by: Yuxue Liu <yuxue.liu@jaguarmicro.com> Signed-off-by: Gerd Hoffmann <kraxel@redhat.com> Signed-off-by: Nguyen Dinh Phi <phind.uet@gmail.com> Signed-off-by: Zack Buhman <zack@buhman.org> Signed-off-by: Keith Packard <keithp@keithp.com> Signed-off-by: Yuquan Wang wangyuquan1236@phytium.com.cn Signed-off-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Signed-off-by: Cindy Lu <lulu@redhat.com> Co-authored-by: Peter Maydell <peter.maydell@linaro.org> Co-authored-by: Fabiano Rosas <farosas@suse.de> Co-authored-by: Peter Xu <peterx@redhat.com> Co-authored-by: Thomas Huth <thuth@redhat.com> Co-authored-by: Cédric Le Goater <clg@redhat.com> Co-authored-by: Zheyu Ma <zheyuma97@gmail.com> Co-authored-by: Ido Plat <ido.plat@ibm.com> Co-authored-by: Ilya Leoshkevich <iii@linux.ibm.com> Co-authored-by: Markus Armbruster <armbru@redhat.com> Co-authored-by: Marc-André Lureau <marcandre.lureau@redhat.com> Co-authored-by: Paolo Bonzini <pbonzini@redhat.com> Co-authored-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Co-authored-by: David Hildenbrand <david@redhat.com> Co-authored-by: Kevin Wolf <kwolf@redhat.com> Co-authored-by: Stefan Reiter <s.reiter@proxmox.com> Co-authored-by: Fiona Ebner <f.ebner@proxmox.com> Co-authored-by: Gregory Price <gregory.price@memverge.com> Co-authored-by: Lorenz Brun <lorenz@brun.one> Co-authored-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Co-authored-by: Philippe Mathieu-Daudé <philmd@linaro.org> Co-authored-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Co-authored-by: BALATON Zoltan <balaton@eik.bme.hu> Co-authored-by: Igor Mammedov <imammedo@redhat.com> Co-authored-by: Akihiko Odaki <akihiko.odaki@daynix.com> Co-authored-by: Richard Henderson <richard.henderson@linaro.org> Co-authored-by: Sven Schnelle <svens@stackframe.org> Co-authored-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Co-authored-by: Helge Deller <deller@kernel.org> Co-authored-by: Harsh Prateek Bora <harshpb@linux.ibm.com> Co-authored-by: Benjamin Gray <bgray@linux.ibm.com> Co-authored-by: Nicholas Piggin <npiggin@gmail.com> Co-authored-by: Avihai Horon <avihaih@nvidia.com> Co-authored-by: Michael Tokarev <mjt@tls.msk.ru> Co-authored-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Co-authored-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Co-authored-by: Stefan Weil <sw@weilnetz.de> Co-authored-by: Dayu Liu <liu.dayu@zte.com.cn> Co-authored-by: Zhao Liu <zhao1.liu@intel.com> Co-authored-by: Glenn Miles <milesg@linux.vnet.ibm.com> Co-authored-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Co-authored-by: Yajun Wu <yajunw@nvidia.com> Co-authored-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Co-authored-by: Pierre-Clément Tosi <ptosi@google.com> Co-authored-by: Wei Wang <wei.w.wang@intel.com> Co-authored-by: Martin Hundebøll <martin@geanix.com> Co-authored-by: Michael S. Tsirkin <mst@redhat.com> Co-authored-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Co-authored-by: Wafer <wafer@jaguarmicro.com> Co-authored-by: lyx634449800 <yuxue.liu@jaguarmicro.com> Co-authored-by: Gerd Hoffmann <kraxel@redhat.com> Co-authored-by: Nguyen Dinh Phi <phind.uet@gmail.com> Co-authored-by: Zack Buhman <zack@buhman.org> Co-authored-by: Keith Packard <keithp@keithp.com> Co-authored-by: Yuquan Wang <wangyuquan1236@phytium.com.cn> Co-authored-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Co-authored-by: Cindy Lu <lulu@redhat.com>
144 lines
5.8 KiB
C
144 lines
5.8 KiB
C
/*
|
|
* PowerNV I2C Controller Register Definitions
|
|
*
|
|
* Copyright (c) 2024, IBM Corporation.
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0-or-later
|
|
*/
|
|
|
|
#ifndef PNV_I2C_REGS_H
|
|
#define PNV_I2C_REGS_H
|
|
|
|
/* I2C FIFO register */
|
|
#define I2C_FIFO_REG 0x4
|
|
#define I2C_FIFO PPC_BITMASK(0, 7)
|
|
|
|
/* I2C command register */
|
|
#define I2C_CMD_REG 0x5
|
|
#define I2C_CMD_WITH_START PPC_BIT(0)
|
|
#define I2C_CMD_WITH_ADDR PPC_BIT(1)
|
|
#define I2C_CMD_READ_CONT PPC_BIT(2)
|
|
#define I2C_CMD_WITH_STOP PPC_BIT(3)
|
|
#define I2C_CMD_INTR_STEERING PPC_BITMASK(6, 7) /* P9 */
|
|
#define I2C_CMD_INTR_STEER_HOST 1
|
|
#define I2C_CMD_INTR_STEER_OCC 2
|
|
#define I2C_CMD_DEV_ADDR PPC_BITMASK(8, 14)
|
|
#define I2C_CMD_READ_NOT_WRITE PPC_BIT(15)
|
|
#define I2C_CMD_LEN_BYTES PPC_BITMASK(16, 31)
|
|
#define I2C_MAX_TFR_LEN 0xfff0ull
|
|
|
|
/* I2C mode register */
|
|
#define I2C_MODE_REG 0x6
|
|
#define I2C_MODE_BIT_RATE_DIV PPC_BITMASK(0, 15)
|
|
#define I2C_MODE_PORT_NUM PPC_BITMASK(16, 21)
|
|
#define I2C_MODE_ENHANCED PPC_BIT(28)
|
|
#define I2C_MODE_DIAGNOSTIC PPC_BIT(29)
|
|
#define I2C_MODE_PACING_ALLOW PPC_BIT(30)
|
|
#define I2C_MODE_WRAP PPC_BIT(31)
|
|
|
|
/* I2C watermark register */
|
|
#define I2C_WATERMARK_REG 0x7
|
|
#define I2C_WATERMARK_HIGH PPC_BITMASK(16, 19)
|
|
#define I2C_WATERMARK_LOW PPC_BITMASK(24, 27)
|
|
|
|
/*
|
|
* I2C interrupt mask and condition registers
|
|
*
|
|
* NB: The function of 0x9 and 0xa changes depending on whether you're reading
|
|
* or writing to them. When read they return the interrupt condition bits
|
|
* and on writes they update the interrupt mask register.
|
|
*
|
|
* The bit definitions are the same for all the interrupt registers.
|
|
*/
|
|
#define I2C_INTR_MASK_REG 0x8
|
|
|
|
#define I2C_INTR_RAW_COND_REG 0x9 /* read */
|
|
#define I2C_INTR_MASK_OR_REG 0x9 /* write*/
|
|
|
|
#define I2C_INTR_COND_REG 0xa /* read */
|
|
#define I2C_INTR_MASK_AND_REG 0xa /* write */
|
|
|
|
#define I2C_INTR_ALL PPC_BITMASK(16, 31)
|
|
#define I2C_INTR_INVALID_CMD PPC_BIT(16)
|
|
#define I2C_INTR_LBUS_PARITY_ERR PPC_BIT(17)
|
|
#define I2C_INTR_BKEND_OVERRUN_ERR PPC_BIT(18)
|
|
#define I2C_INTR_BKEND_ACCESS_ERR PPC_BIT(19)
|
|
#define I2C_INTR_ARBT_LOST_ERR PPC_BIT(20)
|
|
#define I2C_INTR_NACK_RCVD_ERR PPC_BIT(21)
|
|
#define I2C_INTR_DATA_REQ PPC_BIT(22)
|
|
#define I2C_INTR_CMD_COMP PPC_BIT(23)
|
|
#define I2C_INTR_STOP_ERR PPC_BIT(24)
|
|
#define I2C_INTR_I2C_BUSY PPC_BIT(25)
|
|
#define I2C_INTR_NOT_I2C_BUSY PPC_BIT(26)
|
|
#define I2C_INTR_SCL_EQ_1 PPC_BIT(28)
|
|
#define I2C_INTR_SCL_EQ_0 PPC_BIT(29)
|
|
#define I2C_INTR_SDA_EQ_1 PPC_BIT(30)
|
|
#define I2C_INTR_SDA_EQ_0 PPC_BIT(31)
|
|
|
|
/* I2C status register */
|
|
#define I2C_RESET_I2C_REG 0xb /* write */
|
|
#define I2C_RESET_ERRORS 0xc
|
|
#define I2C_STAT_REG 0xb /* read */
|
|
#define I2C_STAT_INVALID_CMD PPC_BIT(0)
|
|
#define I2C_STAT_LBUS_PARITY_ERR PPC_BIT(1)
|
|
#define I2C_STAT_BKEND_OVERRUN_ERR PPC_BIT(2)
|
|
#define I2C_STAT_BKEND_ACCESS_ERR PPC_BIT(3)
|
|
#define I2C_STAT_ARBT_LOST_ERR PPC_BIT(4)
|
|
#define I2C_STAT_NACK_RCVD_ERR PPC_BIT(5)
|
|
#define I2C_STAT_DATA_REQ PPC_BIT(6)
|
|
#define I2C_STAT_CMD_COMP PPC_BIT(7)
|
|
#define I2C_STAT_STOP_ERR PPC_BIT(8)
|
|
#define I2C_STAT_UPPER_THRS PPC_BITMASK(9, 15)
|
|
#define I2C_STAT_ANY_I2C_INTR PPC_BIT(16)
|
|
#define I2C_STAT_PORT_HISTORY_BUSY PPC_BIT(19)
|
|
#define I2C_STAT_SCL_INPUT_LEVEL PPC_BIT(20)
|
|
#define I2C_STAT_SDA_INPUT_LEVEL PPC_BIT(21)
|
|
#define I2C_STAT_PORT_BUSY PPC_BIT(22)
|
|
#define I2C_STAT_INTERFACE_BUSY PPC_BIT(23)
|
|
#define I2C_STAT_FIFO_ENTRY_COUNT PPC_BITMASK(24, 31)
|
|
|
|
#define I2C_STAT_ANY_ERR (I2C_STAT_INVALID_CMD | I2C_STAT_LBUS_PARITY_ERR | \
|
|
I2C_STAT_BKEND_OVERRUN_ERR | \
|
|
I2C_STAT_BKEND_ACCESS_ERR | I2C_STAT_ARBT_LOST_ERR | \
|
|
I2C_STAT_NACK_RCVD_ERR | I2C_STAT_STOP_ERR)
|
|
|
|
|
|
#define I2C_INTR_ACTIVE \
|
|
((I2C_STAT_ANY_ERR >> 16) | I2C_INTR_CMD_COMP | I2C_INTR_DATA_REQ)
|
|
|
|
/* Pseudo-status used for timeouts */
|
|
#define I2C_STAT_PSEUDO_TIMEOUT PPC_BIT(63)
|
|
|
|
/* I2C extended status register */
|
|
#define I2C_EXTD_STAT_REG 0xc
|
|
#define I2C_EXTD_STAT_FIFO_SIZE PPC_BITMASK(0, 7)
|
|
#define I2C_EXTD_STAT_MSM_CURSTATE PPC_BITMASK(11, 15)
|
|
#define I2C_EXTD_STAT_SCL_IN_SYNC PPC_BIT(16)
|
|
#define I2C_EXTD_STAT_SDA_IN_SYNC PPC_BIT(17)
|
|
#define I2C_EXTD_STAT_S_SCL PPC_BIT(18)
|
|
#define I2C_EXTD_STAT_S_SDA PPC_BIT(19)
|
|
#define I2C_EXTD_STAT_M_SCL PPC_BIT(20)
|
|
#define I2C_EXTD_STAT_M_SDA PPC_BIT(21)
|
|
#define I2C_EXTD_STAT_HIGH_WATER PPC_BIT(22)
|
|
#define I2C_EXTD_STAT_LOW_WATER PPC_BIT(23)
|
|
#define I2C_EXTD_STAT_I2C_BUSY PPC_BIT(24)
|
|
#define I2C_EXTD_STAT_SELF_BUSY PPC_BIT(25)
|
|
#define I2C_EXTD_STAT_I2C_VERSION PPC_BITMASK(27, 31)
|
|
|
|
/* I2C residual front end/back end length */
|
|
#define I2C_RESIDUAL_LEN_REG 0xd
|
|
#define I2C_RESIDUAL_FRONT_END PPC_BITMASK(0, 15)
|
|
#define I2C_RESIDUAL_BACK_END PPC_BITMASK(16, 31)
|
|
|
|
/* Port busy register */
|
|
#define I2C_PORT_BUSY_REG 0xe
|
|
#define I2C_SET_S_SCL_REG 0xd
|
|
#define I2C_RESET_S_SCL_REG 0xf
|
|
#define I2C_SET_S_SDA_REG 0x10
|
|
#define I2C_RESET_S_SDA_REG 0x11
|
|
|
|
#define PNV_I2C_FIFO_SIZE 8
|
|
#define PNV_I2C_MAX_BUSSES 64
|
|
|
|
#endif /* PNV_I2C_REGS_H */
|