
* Update to QEMU v9.0.0 --------- Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Fabiano Rosas <farosas@suse.de> Signed-off-by: Peter Xu <peterx@redhat.com> Signed-off-by: Thomas Huth <thuth@redhat.com> Signed-off-by: Cédric Le Goater <clg@redhat.com> Signed-off-by: Zheyu Ma <zheyuma97@gmail.com> Signed-off-by: Ido Plat <ido.plat@ibm.com> Signed-off-by: Ilya Leoshkevich <iii@linux.ibm.com> Signed-off-by: Markus Armbruster <armbru@redhat.com> Signed-off-by: Marc-André Lureau <marcandre.lureau@redhat.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> Signed-off-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Signed-off-by: David Hildenbrand <david@redhat.com> Signed-off-by: Kevin Wolf <kwolf@redhat.com> Signed-off-by: Thomas Lamprecht <t.lamprecht@proxmox.com> Signed-off-by: Fiona Ebner <f.ebner@proxmox.com> Signed-off-by: Gregory Price <gregory.price@memverge.com> Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> Signed-off-by: Lorenz Brun <lorenz@brun.one> Signed-off-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Signed-off-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Signed-off-by: Inès Varhol <ines.varhol@telecom-paris.fr> Signed-off-by: BALATON Zoltan <balaton@eik.bme.hu> Signed-off-by: Igor Mammedov <imammedo@redhat.com> Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Sven Schnelle <svens@stackframe.org> Signed-off-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Signed-off-by: Christian Schoenebeck <qemu_oss@crudebyte.com> Signed-off-by: Jason Wang <jasowang@redhat.com> Signed-off-by: Helge Deller <deller@gmx.de> Signed-off-by: Nicholas Piggin <npiggin@gmail.com> Signed-off-by: Benjamin Gray <bgray@linux.ibm.com> Signed-off-by: Avihai Horon <avihaih@nvidia.com> Signed-off-by: Michael Tokarev <mjt@tls.msk.ru> Signed-off-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Signed-off-by: Stefan Weil <sw@weilnetz.de> Signed-off-by: Zhao Liu <zhao1.liu@intel.com> Signed-off-by: Glenn Miles <milesg@linux.ibm.com> Signed-off-by: Oleg Sviridov <oleg.sviridov@red-soft.ru> Signed-off-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Signed-off-by: Yajun Wu <yajunw@nvidia.com> Signed-off-by: Stefan Hajnoczi <stefanha@redhat.com> Signed-off-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Signed-off-by: Pierre-Clément Tosi <ptosi@google.com> Signed-off-by: Lei Wang <lei4.wang@intel.com> Signed-off-by: Wei Wang <wei.w.wang@intel.com> Signed-off-by: Martin Hundebøll <martin@geanix.com> Signed-off-by: Michael S. Tsirkin <mst@redhat.com> Signed-off-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Signed-off-by: Wafer <wafer@jaguarmicro.com> Signed-off-by: Yuxue Liu <yuxue.liu@jaguarmicro.com> Signed-off-by: Gerd Hoffmann <kraxel@redhat.com> Signed-off-by: Nguyen Dinh Phi <phind.uet@gmail.com> Signed-off-by: Zack Buhman <zack@buhman.org> Signed-off-by: Keith Packard <keithp@keithp.com> Signed-off-by: Yuquan Wang wangyuquan1236@phytium.com.cn Signed-off-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Signed-off-by: Cindy Lu <lulu@redhat.com> Co-authored-by: Peter Maydell <peter.maydell@linaro.org> Co-authored-by: Fabiano Rosas <farosas@suse.de> Co-authored-by: Peter Xu <peterx@redhat.com> Co-authored-by: Thomas Huth <thuth@redhat.com> Co-authored-by: Cédric Le Goater <clg@redhat.com> Co-authored-by: Zheyu Ma <zheyuma97@gmail.com> Co-authored-by: Ido Plat <ido.plat@ibm.com> Co-authored-by: Ilya Leoshkevich <iii@linux.ibm.com> Co-authored-by: Markus Armbruster <armbru@redhat.com> Co-authored-by: Marc-André Lureau <marcandre.lureau@redhat.com> Co-authored-by: Paolo Bonzini <pbonzini@redhat.com> Co-authored-by: Vladimir Sementsov-Ogievskiy <vsementsov@yandex-team.ru> Co-authored-by: David Hildenbrand <david@redhat.com> Co-authored-by: Kevin Wolf <kwolf@redhat.com> Co-authored-by: Stefan Reiter <s.reiter@proxmox.com> Co-authored-by: Fiona Ebner <f.ebner@proxmox.com> Co-authored-by: Gregory Price <gregory.price@memverge.com> Co-authored-by: Lorenz Brun <lorenz@brun.one> Co-authored-by: Yao Xingtao <yaoxt.fnst@fujitsu.com> Co-authored-by: Philippe Mathieu-Daudé <philmd@linaro.org> Co-authored-by: Arnaud Minier <arnaud.minier@telecom-paris.fr> Co-authored-by: BALATON Zoltan <balaton@eik.bme.hu> Co-authored-by: Igor Mammedov <imammedo@redhat.com> Co-authored-by: Akihiko Odaki <akihiko.odaki@daynix.com> Co-authored-by: Richard Henderson <richard.henderson@linaro.org> Co-authored-by: Sven Schnelle <svens@stackframe.org> Co-authored-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> Co-authored-by: Helge Deller <deller@kernel.org> Co-authored-by: Harsh Prateek Bora <harshpb@linux.ibm.com> Co-authored-by: Benjamin Gray <bgray@linux.ibm.com> Co-authored-by: Nicholas Piggin <npiggin@gmail.com> Co-authored-by: Avihai Horon <avihaih@nvidia.com> Co-authored-by: Michael Tokarev <mjt@tls.msk.ru> Co-authored-by: Joonas Kankaala <joonas.a.kankaala@gmail.com> Co-authored-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> Co-authored-by: Stefan Weil <sw@weilnetz.de> Co-authored-by: Dayu Liu <liu.dayu@zte.com.cn> Co-authored-by: Zhao Liu <zhao1.liu@intel.com> Co-authored-by: Glenn Miles <milesg@linux.vnet.ibm.com> Co-authored-by: Artem Chernyshev <artem.chernyshev@red-soft.ru> Co-authored-by: Yajun Wu <yajunw@nvidia.com> Co-authored-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> Co-authored-by: Pierre-Clément Tosi <ptosi@google.com> Co-authored-by: Wei Wang <wei.w.wang@intel.com> Co-authored-by: Martin Hundebøll <martin@geanix.com> Co-authored-by: Michael S. Tsirkin <mst@redhat.com> Co-authored-by: Manos Pitsidianakis <manos.pitsidianakis@linaro.org> Co-authored-by: Wafer <wafer@jaguarmicro.com> Co-authored-by: lyx634449800 <yuxue.liu@jaguarmicro.com> Co-authored-by: Gerd Hoffmann <kraxel@redhat.com> Co-authored-by: Nguyen Dinh Phi <phind.uet@gmail.com> Co-authored-by: Zack Buhman <zack@buhman.org> Co-authored-by: Keith Packard <keithp@keithp.com> Co-authored-by: Yuquan Wang <wangyuquan1236@phytium.com.cn> Co-authored-by: Matheus Tavares Bernardino <quic_mathbern@quicinc.com> Co-authored-by: Cindy Lu <lulu@redhat.com>
322 lines
9.2 KiB
C
322 lines
9.2 KiB
C
/*
|
|
* QEMU support -- ARM Power Control specific functions.
|
|
*
|
|
* Copyright (c) 2016 Jean-Christophe Dubois
|
|
*
|
|
* This work is licensed under the terms of the GNU GPL, version 2 or later.
|
|
* See the COPYING file in the top-level directory.
|
|
*
|
|
*/
|
|
|
|
#include "qemu/osdep.h"
|
|
#include "cpu.h"
|
|
#include "cpu-qom.h"
|
|
#include "internals.h"
|
|
#include "arm-powerctl.h"
|
|
#include "qemu/log.h"
|
|
#include "qemu/main-loop.h"
|
|
#include "sysemu/tcg.h"
|
|
#include "target/arm/multiprocessing.h"
|
|
|
|
#ifndef DEBUG_ARM_POWERCTL
|
|
#define DEBUG_ARM_POWERCTL 0
|
|
#endif
|
|
|
|
#define DPRINTF(fmt, args...) \
|
|
do { \
|
|
if (DEBUG_ARM_POWERCTL) { \
|
|
fprintf(stderr, "[ARM]%s: " fmt , __func__, ##args); \
|
|
} \
|
|
} while (0)
|
|
|
|
CPUState *arm_get_cpu_by_id(uint64_t id)
|
|
{
|
|
CPUState *cpu;
|
|
|
|
DPRINTF("cpu %" PRId64 "\n", id);
|
|
|
|
CPU_FOREACH(cpu) {
|
|
ARMCPU *armcpu = ARM_CPU(cpu);
|
|
|
|
if (arm_cpu_mp_affinity(armcpu) == id) {
|
|
return cpu;
|
|
}
|
|
}
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"[ARM]%s: Requesting unknown CPU %" PRId64 "\n",
|
|
__func__, id);
|
|
|
|
return NULL;
|
|
}
|
|
|
|
struct CpuOnInfo {
|
|
uint64_t entry;
|
|
uint64_t context_id;
|
|
uint32_t target_el;
|
|
bool target_aa64;
|
|
};
|
|
|
|
|
|
static void arm_set_cpu_on_async_work(CPUState *target_cpu_state,
|
|
run_on_cpu_data data)
|
|
{
|
|
ARMCPU *target_cpu = ARM_CPU(target_cpu_state);
|
|
struct CpuOnInfo *info = (struct CpuOnInfo *) data.host_ptr;
|
|
|
|
/* Initialize the cpu we are turning on */
|
|
cpu_reset(target_cpu_state);
|
|
arm_emulate_firmware_reset(target_cpu_state, info->target_el);
|
|
target_cpu_state->halted = 0;
|
|
|
|
/* We check if the started CPU is now at the correct level */
|
|
assert(info->target_el == arm_current_el(&target_cpu->env));
|
|
|
|
if (info->target_aa64) {
|
|
target_cpu->env.xregs[0] = info->context_id;
|
|
} else {
|
|
target_cpu->env.regs[0] = info->context_id;
|
|
}
|
|
|
|
if (tcg_enabled()) {
|
|
/* CP15 update requires rebuilding hflags */
|
|
arm_rebuild_hflags(&target_cpu->env);
|
|
}
|
|
|
|
/* Start the new CPU at the requested address */
|
|
cpu_set_pc(target_cpu_state, info->entry);
|
|
|
|
g_free(info);
|
|
|
|
/* Finally set the power status */
|
|
assert(bql_locked());
|
|
target_cpu->power_state = PSCI_ON;
|
|
}
|
|
|
|
int arm_set_cpu_on(uint64_t cpuid, uint64_t entry, uint64_t context_id,
|
|
uint32_t target_el, bool target_aa64)
|
|
{
|
|
CPUState *target_cpu_state;
|
|
ARMCPU *target_cpu;
|
|
struct CpuOnInfo *info;
|
|
|
|
assert(bql_locked());
|
|
|
|
DPRINTF("cpu %" PRId64 " (EL %d, %s) @ 0x%" PRIx64 " with R0 = 0x%" PRIx64
|
|
"\n", cpuid, target_el, target_aa64 ? "aarch64" : "aarch32", entry,
|
|
context_id);
|
|
|
|
/* requested EL level need to be in the 1 to 3 range */
|
|
assert((target_el > 0) && (target_el < 4));
|
|
|
|
if (target_aa64 && (entry & 3)) {
|
|
/*
|
|
* if we are booting in AArch64 mode then "entry" needs to be 4 bytes
|
|
* aligned.
|
|
*/
|
|
return QEMU_ARM_POWERCTL_INVALID_PARAM;
|
|
}
|
|
|
|
/* Retrieve the cpu we are powering up */
|
|
target_cpu_state = arm_get_cpu_by_id(cpuid);
|
|
if (!target_cpu_state) {
|
|
/* The cpu was not found */
|
|
return QEMU_ARM_POWERCTL_INVALID_PARAM;
|
|
}
|
|
|
|
target_cpu = ARM_CPU(target_cpu_state);
|
|
if (target_cpu->power_state == PSCI_ON) {
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"[ARM]%s: CPU %" PRId64 " is already on\n",
|
|
__func__, cpuid);
|
|
return QEMU_ARM_POWERCTL_ALREADY_ON;
|
|
}
|
|
|
|
/*
|
|
* The newly brought CPU is requested to enter the exception level
|
|
* "target_el" and be in the requested mode (AArch64 or AArch32).
|
|
*/
|
|
|
|
if (((target_el == 3) && !arm_feature(&target_cpu->env, ARM_FEATURE_EL3)) ||
|
|
((target_el == 2) && !arm_feature(&target_cpu->env, ARM_FEATURE_EL2))) {
|
|
/*
|
|
* The CPU does not support requested level
|
|
*/
|
|
return QEMU_ARM_POWERCTL_INVALID_PARAM;
|
|
}
|
|
|
|
if (!target_aa64 && arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64)) {
|
|
/*
|
|
* For now we don't support booting an AArch64 CPU in AArch32 mode
|
|
* TODO: We should add this support later
|
|
*/
|
|
qemu_log_mask(LOG_UNIMP,
|
|
"[ARM]%s: Starting AArch64 CPU %" PRId64
|
|
" in AArch32 mode is not supported yet\n",
|
|
__func__, cpuid);
|
|
return QEMU_ARM_POWERCTL_INVALID_PARAM;
|
|
}
|
|
|
|
/*
|
|
* If another CPU has powered the target on we are in the state
|
|
* ON_PENDING and additional attempts to power on the CPU should
|
|
* fail (see 6.6 Implementation CPU_ON/CPU_OFF races in the PSCI
|
|
* spec)
|
|
*/
|
|
if (target_cpu->power_state == PSCI_ON_PENDING) {
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"[ARM]%s: CPU %" PRId64 " is already powering on\n",
|
|
__func__, cpuid);
|
|
return QEMU_ARM_POWERCTL_ON_PENDING;
|
|
}
|
|
|
|
/* To avoid racing with a CPU we are just kicking off we do the
|
|
* final bit of preparation for the work in the target CPUs
|
|
* context.
|
|
*/
|
|
info = g_new(struct CpuOnInfo, 1);
|
|
info->entry = entry;
|
|
info->context_id = context_id;
|
|
info->target_el = target_el;
|
|
info->target_aa64 = target_aa64;
|
|
|
|
async_run_on_cpu(target_cpu_state, arm_set_cpu_on_async_work,
|
|
RUN_ON_CPU_HOST_PTR(info));
|
|
|
|
/* We are good to go */
|
|
return QEMU_ARM_POWERCTL_RET_SUCCESS;
|
|
}
|
|
|
|
static void arm_set_cpu_on_and_reset_async_work(CPUState *target_cpu_state,
|
|
run_on_cpu_data data)
|
|
{
|
|
ARMCPU *target_cpu = ARM_CPU(target_cpu_state);
|
|
|
|
/* Initialize the cpu we are turning on */
|
|
cpu_reset(target_cpu_state);
|
|
target_cpu_state->halted = 0;
|
|
|
|
/* Finally set the power status */
|
|
assert(bql_locked());
|
|
target_cpu->power_state = PSCI_ON;
|
|
}
|
|
|
|
int arm_set_cpu_on_and_reset(uint64_t cpuid)
|
|
{
|
|
CPUState *target_cpu_state;
|
|
ARMCPU *target_cpu;
|
|
|
|
assert(bql_locked());
|
|
|
|
/* Retrieve the cpu we are powering up */
|
|
target_cpu_state = arm_get_cpu_by_id(cpuid);
|
|
if (!target_cpu_state) {
|
|
/* The cpu was not found */
|
|
return QEMU_ARM_POWERCTL_INVALID_PARAM;
|
|
}
|
|
|
|
target_cpu = ARM_CPU(target_cpu_state);
|
|
if (target_cpu->power_state == PSCI_ON) {
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"[ARM]%s: CPU %" PRId64 " is already on\n",
|
|
__func__, cpuid);
|
|
return QEMU_ARM_POWERCTL_ALREADY_ON;
|
|
}
|
|
|
|
/*
|
|
* If another CPU has powered the target on we are in the state
|
|
* ON_PENDING and additional attempts to power on the CPU should
|
|
* fail (see 6.6 Implementation CPU_ON/CPU_OFF races in the PSCI
|
|
* spec)
|
|
*/
|
|
if (target_cpu->power_state == PSCI_ON_PENDING) {
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"[ARM]%s: CPU %" PRId64 " is already powering on\n",
|
|
__func__, cpuid);
|
|
return QEMU_ARM_POWERCTL_ON_PENDING;
|
|
}
|
|
|
|
async_run_on_cpu(target_cpu_state, arm_set_cpu_on_and_reset_async_work,
|
|
RUN_ON_CPU_NULL);
|
|
|
|
/* We are good to go */
|
|
return QEMU_ARM_POWERCTL_RET_SUCCESS;
|
|
}
|
|
|
|
static void arm_set_cpu_off_async_work(CPUState *target_cpu_state,
|
|
run_on_cpu_data data)
|
|
{
|
|
ARMCPU *target_cpu = ARM_CPU(target_cpu_state);
|
|
|
|
assert(bql_locked());
|
|
target_cpu->power_state = PSCI_OFF;
|
|
target_cpu_state->halted = 1;
|
|
target_cpu_state->exception_index = EXCP_HLT;
|
|
}
|
|
|
|
int arm_set_cpu_off(uint64_t cpuid)
|
|
{
|
|
CPUState *target_cpu_state;
|
|
ARMCPU *target_cpu;
|
|
|
|
assert(bql_locked());
|
|
|
|
DPRINTF("cpu %" PRId64 "\n", cpuid);
|
|
|
|
/* change to the cpu we are powering up */
|
|
target_cpu_state = arm_get_cpu_by_id(cpuid);
|
|
if (!target_cpu_state) {
|
|
return QEMU_ARM_POWERCTL_INVALID_PARAM;
|
|
}
|
|
target_cpu = ARM_CPU(target_cpu_state);
|
|
if (target_cpu->power_state == PSCI_OFF) {
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"[ARM]%s: CPU %" PRId64 " is already off\n",
|
|
__func__, cpuid);
|
|
return QEMU_ARM_POWERCTL_IS_OFF;
|
|
}
|
|
|
|
/* Queue work to run under the target vCPUs context */
|
|
async_run_on_cpu(target_cpu_state, arm_set_cpu_off_async_work,
|
|
RUN_ON_CPU_NULL);
|
|
|
|
return QEMU_ARM_POWERCTL_RET_SUCCESS;
|
|
}
|
|
|
|
static void arm_reset_cpu_async_work(CPUState *target_cpu_state,
|
|
run_on_cpu_data data)
|
|
{
|
|
/* Reset the cpu */
|
|
cpu_reset(target_cpu_state);
|
|
}
|
|
|
|
int arm_reset_cpu(uint64_t cpuid)
|
|
{
|
|
CPUState *target_cpu_state;
|
|
ARMCPU *target_cpu;
|
|
|
|
assert(bql_locked());
|
|
|
|
DPRINTF("cpu %" PRId64 "\n", cpuid);
|
|
|
|
/* change to the cpu we are resetting */
|
|
target_cpu_state = arm_get_cpu_by_id(cpuid);
|
|
if (!target_cpu_state) {
|
|
return QEMU_ARM_POWERCTL_INVALID_PARAM;
|
|
}
|
|
target_cpu = ARM_CPU(target_cpu_state);
|
|
|
|
if (target_cpu->power_state == PSCI_OFF) {
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
"[ARM]%s: CPU %" PRId64 " is off\n",
|
|
__func__, cpuid);
|
|
return QEMU_ARM_POWERCTL_IS_OFF;
|
|
}
|
|
|
|
/* Queue work to run under the target vCPUs context */
|
|
async_run_on_cpu(target_cpu_state, arm_reset_cpu_async_work,
|
|
RUN_ON_CPU_NULL);
|
|
|
|
return QEMU_ARM_POWERCTL_RET_SUCCESS;
|
|
}
|