Changes: (1) register pstrcpy_targphys() in rom list, it is used for kernel command lines by a number of architectures. (2) add rom_ptr() function to get a pointer for applying changes to loaded images. Needed for example to tell the linux kernel where it finds the initrd image by updating the header. (3) make sparc use rom_ptr for initrd setup. booting sparc-test works now, and 'info roms' shows this: (qemu) info roms addr=0000000000000000 size=0x2a3828 mem=ram name="phdr #0: vmlinux-2.6.11+tcx" addr=00000000007ff000 size=0x00000e mem=ram name="cmdline" addr=0000000000800000 size=0x400000 mem=ram name="/root/qemu-test/sparc-test/linux.img" addr=0000000070000000 size=0x0e4000 mem=rom name="phdr #0: /home/kraxel/projects/qemu/build-zfull/pc-bios/openbios-sparc32" reboot via 'system_reset' works too. Patchworks-ID: 35262 Signed-off-by: Gerd Hoffmann <kraxel@redhat.com> Signed-off-by: Anthony Liguori <aliguori@us.ibm.com>
		
			
				
	
	
		
			759 lines
		
	
	
		
			22 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			759 lines
		
	
	
		
			22 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * QEMU Sun4u/Sun4v System Emulator
 | 
						|
 *
 | 
						|
 * Copyright (c) 2005 Fabrice Bellard
 | 
						|
 *
 | 
						|
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 | 
						|
 * of this software and associated documentation files (the "Software"), to deal
 | 
						|
 * in the Software without restriction, including without limitation the rights
 | 
						|
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 | 
						|
 * copies of the Software, and to permit persons to whom the Software is
 | 
						|
 * furnished to do so, subject to the following conditions:
 | 
						|
 *
 | 
						|
 * The above copyright notice and this permission notice shall be included in
 | 
						|
 * all copies or substantial portions of the Software.
 | 
						|
 *
 | 
						|
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 | 
						|
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 | 
						|
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 | 
						|
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 | 
						|
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 | 
						|
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 | 
						|
 * THE SOFTWARE.
 | 
						|
 */
 | 
						|
#include "hw.h"
 | 
						|
#include "pci.h"
 | 
						|
#include "pc.h"
 | 
						|
#include "nvram.h"
 | 
						|
#include "fdc.h"
 | 
						|
#include "net.h"
 | 
						|
#include "qemu-timer.h"
 | 
						|
#include "sysemu.h"
 | 
						|
#include "boards.h"
 | 
						|
#include "firmware_abi.h"
 | 
						|
#include "fw_cfg.h"
 | 
						|
#include "sysbus.h"
 | 
						|
#include "ide.h"
 | 
						|
#include "loader.h"
 | 
						|
#include "elf.h"
 | 
						|
 | 
						|
//#define DEBUG_IRQ
 | 
						|
 | 
						|
#ifdef DEBUG_IRQ
 | 
						|
#define DPRINTF(fmt, ...)                                       \
 | 
						|
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
 | 
						|
#else
 | 
						|
#define DPRINTF(fmt, ...)
 | 
						|
#endif
 | 
						|
 | 
						|
#define KERNEL_LOAD_ADDR     0x00404000
 | 
						|
#define CMDLINE_ADDR         0x003ff000
 | 
						|
#define INITRD_LOAD_ADDR     0x00300000
 | 
						|
#define PROM_SIZE_MAX        (4 * 1024 * 1024)
 | 
						|
#define PROM_VADDR           0x000ffd00000ULL
 | 
						|
#define APB_SPECIAL_BASE     0x1fe00000000ULL
 | 
						|
#define APB_MEM_BASE         0x1ff00000000ULL
 | 
						|
#define VGA_BASE             (APB_MEM_BASE + 0x400000ULL)
 | 
						|
#define PROM_FILENAME        "openbios-sparc64"
 | 
						|
#define NVRAM_SIZE           0x2000
 | 
						|
#define MAX_IDE_BUS          2
 | 
						|
#define BIOS_CFG_IOPORT      0x510
 | 
						|
#define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
 | 
						|
#define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
 | 
						|
#define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
 | 
						|
 | 
						|
#define MAX_PILS 16
 | 
						|
 | 
						|
#define TICK_INT_DIS         0x8000000000000000ULL
 | 
						|
#define TICK_MAX             0x7fffffffffffffffULL
 | 
						|
 | 
						|
struct hwdef {
 | 
						|
    const char * const default_cpu_model;
 | 
						|
    uint16_t machine_id;
 | 
						|
    uint64_t prom_addr;
 | 
						|
    uint64_t console_serial_base;
 | 
						|
};
 | 
						|
 | 
						|
int DMA_get_channel_mode (int nchan)
 | 
						|
{
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
int DMA_read_memory (int nchan, void *buf, int pos, int size)
 | 
						|
{
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
int DMA_write_memory (int nchan, void *buf, int pos, int size)
 | 
						|
{
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
void DMA_hold_DREQ (int nchan) {}
 | 
						|
void DMA_release_DREQ (int nchan) {}
 | 
						|
void DMA_schedule(int nchan) {}
 | 
						|
void DMA_init (int high_page_enable) {}
 | 
						|
void DMA_register_channel (int nchan,
 | 
						|
                           DMA_transfer_handler transfer_handler,
 | 
						|
                           void *opaque)
 | 
						|
{
 | 
						|
}
 | 
						|
 | 
						|
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
 | 
						|
{
 | 
						|
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
 | 
						|
static int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
 | 
						|
                                   const char *arch,
 | 
						|
                                   ram_addr_t RAM_size,
 | 
						|
                                   const char *boot_devices,
 | 
						|
                                   uint32_t kernel_image, uint32_t kernel_size,
 | 
						|
                                   const char *cmdline,
 | 
						|
                                   uint32_t initrd_image, uint32_t initrd_size,
 | 
						|
                                   uint32_t NVRAM_image,
 | 
						|
                                   int width, int height, int depth,
 | 
						|
                                   const uint8_t *macaddr)
 | 
						|
{
 | 
						|
    unsigned int i;
 | 
						|
    uint32_t start, end;
 | 
						|
    uint8_t image[0x1ff0];
 | 
						|
    struct OpenBIOS_nvpart_v1 *part_header;
 | 
						|
 | 
						|
    memset(image, '\0', sizeof(image));
 | 
						|
 | 
						|
    start = 0;
 | 
						|
 | 
						|
    // OpenBIOS nvram variables
 | 
						|
    // Variable partition
 | 
						|
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
 | 
						|
    part_header->signature = OPENBIOS_PART_SYSTEM;
 | 
						|
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
 | 
						|
 | 
						|
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
 | 
						|
    for (i = 0; i < nb_prom_envs; i++)
 | 
						|
        end = OpenBIOS_set_var(image, end, prom_envs[i]);
 | 
						|
 | 
						|
    // End marker
 | 
						|
    image[end++] = '\0';
 | 
						|
 | 
						|
    end = start + ((end - start + 15) & ~15);
 | 
						|
    OpenBIOS_finish_partition(part_header, end - start);
 | 
						|
 | 
						|
    // free partition
 | 
						|
    start = end;
 | 
						|
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
 | 
						|
    part_header->signature = OPENBIOS_PART_FREE;
 | 
						|
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
 | 
						|
 | 
						|
    end = 0x1fd0;
 | 
						|
    OpenBIOS_finish_partition(part_header, end - start);
 | 
						|
 | 
						|
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
 | 
						|
 | 
						|
    for (i = 0; i < sizeof(image); i++)
 | 
						|
        m48t59_write(nvram, i, image[i]);
 | 
						|
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
static unsigned long sun4u_load_kernel(const char *kernel_filename,
 | 
						|
                                       const char *initrd_filename,
 | 
						|
                                       ram_addr_t RAM_size, long *initrd_size)
 | 
						|
{
 | 
						|
    int linux_boot;
 | 
						|
    unsigned int i;
 | 
						|
    long kernel_size;
 | 
						|
 | 
						|
    linux_boot = (kernel_filename != NULL);
 | 
						|
 | 
						|
    kernel_size = 0;
 | 
						|
    if (linux_boot) {
 | 
						|
        int bswap_needed;
 | 
						|
 | 
						|
#ifdef BSWAP_NEEDED
 | 
						|
        bswap_needed = 1;
 | 
						|
#else
 | 
						|
        bswap_needed = 0;
 | 
						|
#endif
 | 
						|
        kernel_size = load_elf(kernel_filename, 0, NULL, NULL, NULL,
 | 
						|
                               1, ELF_MACHINE, 0);
 | 
						|
        if (kernel_size < 0)
 | 
						|
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
 | 
						|
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
 | 
						|
                                    TARGET_PAGE_SIZE);
 | 
						|
        if (kernel_size < 0)
 | 
						|
            kernel_size = load_image_targphys(kernel_filename,
 | 
						|
                                              KERNEL_LOAD_ADDR,
 | 
						|
                                              RAM_size - KERNEL_LOAD_ADDR);
 | 
						|
        if (kernel_size < 0) {
 | 
						|
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
 | 
						|
                    kernel_filename);
 | 
						|
            exit(1);
 | 
						|
        }
 | 
						|
 | 
						|
        /* load initrd */
 | 
						|
        *initrd_size = 0;
 | 
						|
        if (initrd_filename) {
 | 
						|
            *initrd_size = load_image_targphys(initrd_filename,
 | 
						|
                                               INITRD_LOAD_ADDR,
 | 
						|
                                               RAM_size - INITRD_LOAD_ADDR);
 | 
						|
            if (*initrd_size < 0) {
 | 
						|
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
 | 
						|
                        initrd_filename);
 | 
						|
                exit(1);
 | 
						|
            }
 | 
						|
        }
 | 
						|
        if (*initrd_size > 0) {
 | 
						|
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
 | 
						|
                if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
 | 
						|
                    stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
 | 
						|
                    stl_phys(KERNEL_LOAD_ADDR + i + 20, *initrd_size);
 | 
						|
                    break;
 | 
						|
                }
 | 
						|
            }
 | 
						|
        }
 | 
						|
    }
 | 
						|
    return kernel_size;
 | 
						|
}
 | 
						|
 | 
						|
void pic_info(Monitor *mon)
 | 
						|
{
 | 
						|
}
 | 
						|
 | 
						|
void irq_info(Monitor *mon)
 | 
						|
{
 | 
						|
}
 | 
						|
 | 
						|
void cpu_check_irqs(CPUState *env)
 | 
						|
{
 | 
						|
    uint32_t pil = env->pil_in | (env->softint & ~SOFTINT_TIMER) |
 | 
						|
        ((env->softint & SOFTINT_TIMER) << 14);
 | 
						|
 | 
						|
    if (pil && (env->interrupt_index == 0 ||
 | 
						|
                (env->interrupt_index & ~15) == TT_EXTINT)) {
 | 
						|
        unsigned int i;
 | 
						|
 | 
						|
        for (i = 15; i > 0; i--) {
 | 
						|
            if (pil & (1 << i)) {
 | 
						|
                int old_interrupt = env->interrupt_index;
 | 
						|
 | 
						|
                env->interrupt_index = TT_EXTINT | i;
 | 
						|
                if (old_interrupt != env->interrupt_index) {
 | 
						|
                    DPRINTF("Set CPU IRQ %d\n", i);
 | 
						|
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
 | 
						|
                }
 | 
						|
                break;
 | 
						|
            }
 | 
						|
        }
 | 
						|
    } else if (!pil && (env->interrupt_index & ~15) == TT_EXTINT) {
 | 
						|
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
 | 
						|
        env->interrupt_index = 0;
 | 
						|
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
 | 
						|
    }
 | 
						|
}
 | 
						|
 | 
						|
static void cpu_set_irq(void *opaque, int irq, int level)
 | 
						|
{
 | 
						|
    CPUState *env = opaque;
 | 
						|
 | 
						|
    if (level) {
 | 
						|
        DPRINTF("Raise CPU IRQ %d\n", irq);
 | 
						|
        env->halted = 0;
 | 
						|
        env->pil_in |= 1 << irq;
 | 
						|
        cpu_check_irqs(env);
 | 
						|
    } else {
 | 
						|
        DPRINTF("Lower CPU IRQ %d\n", irq);
 | 
						|
        env->pil_in &= ~(1 << irq);
 | 
						|
        cpu_check_irqs(env);
 | 
						|
    }
 | 
						|
}
 | 
						|
 | 
						|
typedef struct ResetData {
 | 
						|
    CPUState *env;
 | 
						|
    uint64_t reset_addr;
 | 
						|
} ResetData;
 | 
						|
 | 
						|
static void main_cpu_reset(void *opaque)
 | 
						|
{
 | 
						|
    ResetData *s = (ResetData *)opaque;
 | 
						|
    CPUState *env = s->env;
 | 
						|
 | 
						|
    cpu_reset(env);
 | 
						|
    env->tick_cmpr = TICK_INT_DIS | 0;
 | 
						|
    ptimer_set_limit(env->tick, TICK_MAX, 1);
 | 
						|
    ptimer_run(env->tick, 1);
 | 
						|
    env->stick_cmpr = TICK_INT_DIS | 0;
 | 
						|
    ptimer_set_limit(env->stick, TICK_MAX, 1);
 | 
						|
    ptimer_run(env->stick, 1);
 | 
						|
    env->hstick_cmpr = TICK_INT_DIS | 0;
 | 
						|
    ptimer_set_limit(env->hstick, TICK_MAX, 1);
 | 
						|
    ptimer_run(env->hstick, 1);
 | 
						|
    env->gregs[1] = 0; // Memory start
 | 
						|
    env->gregs[2] = ram_size; // Memory size
 | 
						|
    env->gregs[3] = 0; // Machine description XXX
 | 
						|
    env->pc = s->reset_addr;
 | 
						|
    env->npc = env->pc + 4;
 | 
						|
}
 | 
						|
 | 
						|
static void tick_irq(void *opaque)
 | 
						|
{
 | 
						|
    CPUState *env = opaque;
 | 
						|
 | 
						|
    if (!(env->tick_cmpr & TICK_INT_DIS)) {
 | 
						|
        env->softint |= SOFTINT_TIMER;
 | 
						|
        cpu_interrupt(env, CPU_INTERRUPT_TIMER);
 | 
						|
    }
 | 
						|
}
 | 
						|
 | 
						|
static void stick_irq(void *opaque)
 | 
						|
{
 | 
						|
    CPUState *env = opaque;
 | 
						|
 | 
						|
    if (!(env->stick_cmpr & TICK_INT_DIS)) {
 | 
						|
        env->softint |= SOFTINT_STIMER;
 | 
						|
        cpu_interrupt(env, CPU_INTERRUPT_TIMER);
 | 
						|
    }
 | 
						|
}
 | 
						|
 | 
						|
static void hstick_irq(void *opaque)
 | 
						|
{
 | 
						|
    CPUState *env = opaque;
 | 
						|
 | 
						|
    if (!(env->hstick_cmpr & TICK_INT_DIS)) {
 | 
						|
        cpu_interrupt(env, CPU_INTERRUPT_TIMER);
 | 
						|
    }
 | 
						|
}
 | 
						|
 | 
						|
void cpu_tick_set_count(void *opaque, uint64_t count)
 | 
						|
{
 | 
						|
    ptimer_set_count(opaque, -count);
 | 
						|
}
 | 
						|
 | 
						|
uint64_t cpu_tick_get_count(void *opaque)
 | 
						|
{
 | 
						|
    return -ptimer_get_count(opaque);
 | 
						|
}
 | 
						|
 | 
						|
void cpu_tick_set_limit(void *opaque, uint64_t limit)
 | 
						|
{
 | 
						|
    ptimer_set_limit(opaque, -limit, 0);
 | 
						|
}
 | 
						|
 | 
						|
static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
 | 
						|
static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
 | 
						|
 | 
						|
static void ebus_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
 | 
						|
                              uint32_t addr, uint32_t size, int type)
 | 
						|
{
 | 
						|
    DPRINTF("Mapping region %d registers at %08x\n", region_num, addr);
 | 
						|
    switch (region_num) {
 | 
						|
    case 0:
 | 
						|
        isa_mmio_init(addr, 0x1000000);
 | 
						|
        break;
 | 
						|
    case 1:
 | 
						|
        isa_mmio_init(addr, 0x800000);
 | 
						|
        break;
 | 
						|
    }
 | 
						|
}
 | 
						|
 | 
						|
static void dummy_isa_irq_handler(void *opaque, int n, int level)
 | 
						|
{
 | 
						|
}
 | 
						|
 | 
						|
/* EBUS (Eight bit bus) bridge */
 | 
						|
static void
 | 
						|
pci_ebus_init(PCIBus *bus, int devfn)
 | 
						|
{
 | 
						|
    qemu_irq *isa_irq;
 | 
						|
 | 
						|
    pci_create_simple(bus, devfn, "ebus");
 | 
						|
    isa_irq = qemu_allocate_irqs(dummy_isa_irq_handler, NULL, 16);
 | 
						|
    isa_bus_irqs(isa_irq);
 | 
						|
}
 | 
						|
 | 
						|
static int
 | 
						|
pci_ebus_init1(PCIDevice *s)
 | 
						|
{
 | 
						|
    isa_bus_new(&s->qdev);
 | 
						|
 | 
						|
    pci_config_set_vendor_id(s->config, PCI_VENDOR_ID_SUN);
 | 
						|
    pci_config_set_device_id(s->config, PCI_DEVICE_ID_SUN_EBUS);
 | 
						|
    s->config[0x04] = 0x06; // command = bus master, pci mem
 | 
						|
    s->config[0x05] = 0x00;
 | 
						|
    s->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
 | 
						|
    s->config[0x07] = 0x03; // status = medium devsel
 | 
						|
    s->config[0x08] = 0x01; // revision
 | 
						|
    s->config[0x09] = 0x00; // programming i/f
 | 
						|
    pci_config_set_class(s->config, PCI_CLASS_BRIDGE_OTHER);
 | 
						|
    s->config[0x0D] = 0x0a; // latency_timer
 | 
						|
    s->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
 | 
						|
 | 
						|
    pci_register_bar(s, 0, 0x1000000, PCI_ADDRESS_SPACE_MEM,
 | 
						|
                           ebus_mmio_mapfunc);
 | 
						|
    pci_register_bar(s, 1, 0x800000,  PCI_ADDRESS_SPACE_MEM,
 | 
						|
                           ebus_mmio_mapfunc);
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
 | 
						|
static PCIDeviceInfo ebus_info = {
 | 
						|
    .qdev.name = "ebus",
 | 
						|
    .qdev.size = sizeof(PCIDevice),
 | 
						|
    .init = pci_ebus_init1,
 | 
						|
};
 | 
						|
 | 
						|
static void pci_ebus_register(void)
 | 
						|
{
 | 
						|
    pci_qdev_register(&ebus_info);
 | 
						|
}
 | 
						|
 | 
						|
device_init(pci_ebus_register);
 | 
						|
 | 
						|
/* Boot PROM (OpenBIOS) */
 | 
						|
static void prom_init(target_phys_addr_t addr, const char *bios_name)
 | 
						|
{
 | 
						|
    DeviceState *dev;
 | 
						|
    SysBusDevice *s;
 | 
						|
    char *filename;
 | 
						|
    int ret;
 | 
						|
 | 
						|
    dev = qdev_create(NULL, "openprom");
 | 
						|
    qdev_init_nofail(dev);
 | 
						|
    s = sysbus_from_qdev(dev);
 | 
						|
 | 
						|
    sysbus_mmio_map(s, 0, addr);
 | 
						|
 | 
						|
    /* load boot prom */
 | 
						|
    if (bios_name == NULL) {
 | 
						|
        bios_name = PROM_FILENAME;
 | 
						|
    }
 | 
						|
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
 | 
						|
    if (filename) {
 | 
						|
        ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL,
 | 
						|
                       1, ELF_MACHINE, 0);
 | 
						|
        if (ret < 0 || ret > PROM_SIZE_MAX) {
 | 
						|
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
 | 
						|
        }
 | 
						|
        qemu_free(filename);
 | 
						|
    } else {
 | 
						|
        ret = -1;
 | 
						|
    }
 | 
						|
    if (ret < 0 || ret > PROM_SIZE_MAX) {
 | 
						|
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
 | 
						|
        exit(1);
 | 
						|
    }
 | 
						|
}
 | 
						|
 | 
						|
static int prom_init1(SysBusDevice *dev)
 | 
						|
{
 | 
						|
    ram_addr_t prom_offset;
 | 
						|
 | 
						|
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
 | 
						|
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
 | 
						|
static SysBusDeviceInfo prom_info = {
 | 
						|
    .init = prom_init1,
 | 
						|
    .qdev.name  = "openprom",
 | 
						|
    .qdev.size  = sizeof(SysBusDevice),
 | 
						|
    .qdev.props = (Property[]) {
 | 
						|
        {/* end of property list */}
 | 
						|
    }
 | 
						|
};
 | 
						|
 | 
						|
static void prom_register_devices(void)
 | 
						|
{
 | 
						|
    sysbus_register_withprop(&prom_info);
 | 
						|
}
 | 
						|
 | 
						|
device_init(prom_register_devices);
 | 
						|
 | 
						|
 | 
						|
typedef struct RamDevice
 | 
						|
{
 | 
						|
    SysBusDevice busdev;
 | 
						|
    uint64_t size;
 | 
						|
} RamDevice;
 | 
						|
 | 
						|
/* System RAM */
 | 
						|
static int ram_init1(SysBusDevice *dev)
 | 
						|
{
 | 
						|
    ram_addr_t RAM_size, ram_offset;
 | 
						|
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
 | 
						|
 | 
						|
    RAM_size = d->size;
 | 
						|
 | 
						|
    ram_offset = qemu_ram_alloc(RAM_size);
 | 
						|
    sysbus_init_mmio(dev, RAM_size, ram_offset);
 | 
						|
    return 0;
 | 
						|
}
 | 
						|
 | 
						|
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size)
 | 
						|
{
 | 
						|
    DeviceState *dev;
 | 
						|
    SysBusDevice *s;
 | 
						|
    RamDevice *d;
 | 
						|
 | 
						|
    /* allocate RAM */
 | 
						|
    dev = qdev_create(NULL, "memory");
 | 
						|
    s = sysbus_from_qdev(dev);
 | 
						|
 | 
						|
    d = FROM_SYSBUS(RamDevice, s);
 | 
						|
    d->size = RAM_size;
 | 
						|
    qdev_init_nofail(dev);
 | 
						|
 | 
						|
    sysbus_mmio_map(s, 0, addr);
 | 
						|
}
 | 
						|
 | 
						|
static SysBusDeviceInfo ram_info = {
 | 
						|
    .init = ram_init1,
 | 
						|
    .qdev.name  = "memory",
 | 
						|
    .qdev.size  = sizeof(RamDevice),
 | 
						|
    .qdev.props = (Property[]) {
 | 
						|
        DEFINE_PROP_UINT64("size", RamDevice, size, 0),
 | 
						|
        DEFINE_PROP_END_OF_LIST(),
 | 
						|
    }
 | 
						|
};
 | 
						|
 | 
						|
static void ram_register_devices(void)
 | 
						|
{
 | 
						|
    sysbus_register_withprop(&ram_info);
 | 
						|
}
 | 
						|
 | 
						|
device_init(ram_register_devices);
 | 
						|
 | 
						|
static CPUState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
 | 
						|
{
 | 
						|
    CPUState *env;
 | 
						|
    QEMUBH *bh;
 | 
						|
    ResetData *reset_info;
 | 
						|
 | 
						|
    if (!cpu_model)
 | 
						|
        cpu_model = hwdef->default_cpu_model;
 | 
						|
    env = cpu_init(cpu_model);
 | 
						|
    if (!env) {
 | 
						|
        fprintf(stderr, "Unable to find Sparc CPU definition\n");
 | 
						|
        exit(1);
 | 
						|
    }
 | 
						|
    bh = qemu_bh_new(tick_irq, env);
 | 
						|
    env->tick = ptimer_init(bh);
 | 
						|
    ptimer_set_period(env->tick, 1ULL);
 | 
						|
 | 
						|
    bh = qemu_bh_new(stick_irq, env);
 | 
						|
    env->stick = ptimer_init(bh);
 | 
						|
    ptimer_set_period(env->stick, 1ULL);
 | 
						|
 | 
						|
    bh = qemu_bh_new(hstick_irq, env);
 | 
						|
    env->hstick = ptimer_init(bh);
 | 
						|
    ptimer_set_period(env->hstick, 1ULL);
 | 
						|
 | 
						|
    reset_info = qemu_mallocz(sizeof(ResetData));
 | 
						|
    reset_info->env = env;
 | 
						|
    reset_info->reset_addr = hwdef->prom_addr + 0x40ULL;
 | 
						|
    qemu_register_reset(main_cpu_reset, reset_info);
 | 
						|
    main_cpu_reset(reset_info);
 | 
						|
    // Override warm reset address with cold start address
 | 
						|
    env->pc = hwdef->prom_addr + 0x20ULL;
 | 
						|
    env->npc = env->pc + 4;
 | 
						|
 | 
						|
    return env;
 | 
						|
}
 | 
						|
 | 
						|
static void sun4uv_init(ram_addr_t RAM_size,
 | 
						|
                        const char *boot_devices,
 | 
						|
                        const char *kernel_filename, const char *kernel_cmdline,
 | 
						|
                        const char *initrd_filename, const char *cpu_model,
 | 
						|
                        const struct hwdef *hwdef)
 | 
						|
{
 | 
						|
    CPUState *env;
 | 
						|
    m48t59_t *nvram;
 | 
						|
    unsigned int i;
 | 
						|
    long initrd_size, kernel_size;
 | 
						|
    PCIBus *pci_bus, *pci_bus2, *pci_bus3;
 | 
						|
    qemu_irq *irq;
 | 
						|
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
 | 
						|
    DriveInfo *fd[MAX_FD];
 | 
						|
    void *fw_cfg;
 | 
						|
 | 
						|
    /* init CPUs */
 | 
						|
    env = cpu_devinit(cpu_model, hwdef);
 | 
						|
 | 
						|
    /* set up devices */
 | 
						|
    ram_init(0, RAM_size);
 | 
						|
 | 
						|
    prom_init(hwdef->prom_addr, bios_name);
 | 
						|
 | 
						|
 | 
						|
    irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
 | 
						|
    pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, irq, &pci_bus2,
 | 
						|
                           &pci_bus3);
 | 
						|
    isa_mem_base = VGA_BASE;
 | 
						|
    pci_vga_init(pci_bus, 0, 0);
 | 
						|
 | 
						|
    // XXX Should be pci_bus3
 | 
						|
    pci_ebus_init(pci_bus, -1);
 | 
						|
 | 
						|
    i = 0;
 | 
						|
    if (hwdef->console_serial_base) {
 | 
						|
        serial_mm_init(hwdef->console_serial_base, 0, NULL, 115200,
 | 
						|
                       serial_hds[i], 1);
 | 
						|
        i++;
 | 
						|
    }
 | 
						|
    for(; i < MAX_SERIAL_PORTS; i++) {
 | 
						|
        if (serial_hds[i]) {
 | 
						|
            serial_isa_init(i, serial_hds[i]);
 | 
						|
        }
 | 
						|
    }
 | 
						|
 | 
						|
    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
 | 
						|
        if (parallel_hds[i]) {
 | 
						|
            parallel_init(i, parallel_hds[i]);
 | 
						|
        }
 | 
						|
    }
 | 
						|
 | 
						|
    for(i = 0; i < nb_nics; i++)
 | 
						|
        pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
 | 
						|
 | 
						|
    if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
 | 
						|
        fprintf(stderr, "qemu: too many IDE bus\n");
 | 
						|
        exit(1);
 | 
						|
    }
 | 
						|
    for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
 | 
						|
        hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS,
 | 
						|
                          i % MAX_IDE_DEVS);
 | 
						|
    }
 | 
						|
 | 
						|
    pci_cmd646_ide_init(pci_bus, hd, 1);
 | 
						|
 | 
						|
    isa_create_simple("i8042");
 | 
						|
    for(i = 0; i < MAX_FD; i++) {
 | 
						|
        fd[i] = drive_get(IF_FLOPPY, 0, i);
 | 
						|
    }
 | 
						|
    fdctrl_init_isa(fd);
 | 
						|
    nvram = m48t59_init_isa(0x0074, NVRAM_SIZE, 59);
 | 
						|
 | 
						|
    initrd_size = 0;
 | 
						|
    kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename,
 | 
						|
                                    ram_size, &initrd_size);
 | 
						|
 | 
						|
    sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
 | 
						|
                           KERNEL_LOAD_ADDR, kernel_size,
 | 
						|
                           kernel_cmdline,
 | 
						|
                           INITRD_LOAD_ADDR, initrd_size,
 | 
						|
                           /* XXX: need an option to load a NVRAM image */
 | 
						|
                           0,
 | 
						|
                           graphic_width, graphic_height, graphic_depth,
 | 
						|
                           (uint8_t *)&nd_table[0].macaddr);
 | 
						|
 | 
						|
    fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
 | 
						|
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
 | 
						|
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
 | 
						|
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
 | 
						|
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
 | 
						|
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
 | 
						|
    if (kernel_cmdline) {
 | 
						|
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
 | 
						|
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
 | 
						|
    } else {
 | 
						|
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
 | 
						|
    }
 | 
						|
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
 | 
						|
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
 | 
						|
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]);
 | 
						|
 | 
						|
    fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
 | 
						|
    fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
 | 
						|
    fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
 | 
						|
 | 
						|
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
 | 
						|
}
 | 
						|
 | 
						|
enum {
 | 
						|
    sun4u_id = 0,
 | 
						|
    sun4v_id = 64,
 | 
						|
    niagara_id,
 | 
						|
};
 | 
						|
 | 
						|
static const struct hwdef hwdefs[] = {
 | 
						|
    /* Sun4u generic PC-like machine */
 | 
						|
    {
 | 
						|
        .default_cpu_model = "TI UltraSparc II",
 | 
						|
        .machine_id = sun4u_id,
 | 
						|
        .prom_addr = 0x1fff0000000ULL,
 | 
						|
        .console_serial_base = 0,
 | 
						|
    },
 | 
						|
    /* Sun4v generic PC-like machine */
 | 
						|
    {
 | 
						|
        .default_cpu_model = "Sun UltraSparc T1",
 | 
						|
        .machine_id = sun4v_id,
 | 
						|
        .prom_addr = 0x1fff0000000ULL,
 | 
						|
        .console_serial_base = 0,
 | 
						|
    },
 | 
						|
    /* Sun4v generic Niagara machine */
 | 
						|
    {
 | 
						|
        .default_cpu_model = "Sun UltraSparc T1",
 | 
						|
        .machine_id = niagara_id,
 | 
						|
        .prom_addr = 0xfff0000000ULL,
 | 
						|
        .console_serial_base = 0xfff0c2c000ULL,
 | 
						|
    },
 | 
						|
};
 | 
						|
 | 
						|
/* Sun4u hardware initialisation */
 | 
						|
static void sun4u_init(ram_addr_t RAM_size,
 | 
						|
                       const char *boot_devices,
 | 
						|
                       const char *kernel_filename, const char *kernel_cmdline,
 | 
						|
                       const char *initrd_filename, const char *cpu_model)
 | 
						|
{
 | 
						|
    sun4uv_init(RAM_size, boot_devices, kernel_filename,
 | 
						|
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
 | 
						|
}
 | 
						|
 | 
						|
/* Sun4v hardware initialisation */
 | 
						|
static void sun4v_init(ram_addr_t RAM_size,
 | 
						|
                       const char *boot_devices,
 | 
						|
                       const char *kernel_filename, const char *kernel_cmdline,
 | 
						|
                       const char *initrd_filename, const char *cpu_model)
 | 
						|
{
 | 
						|
    sun4uv_init(RAM_size, boot_devices, kernel_filename,
 | 
						|
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
 | 
						|
}
 | 
						|
 | 
						|
/* Niagara hardware initialisation */
 | 
						|
static void niagara_init(ram_addr_t RAM_size,
 | 
						|
                         const char *boot_devices,
 | 
						|
                         const char *kernel_filename, const char *kernel_cmdline,
 | 
						|
                         const char *initrd_filename, const char *cpu_model)
 | 
						|
{
 | 
						|
    sun4uv_init(RAM_size, boot_devices, kernel_filename,
 | 
						|
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
 | 
						|
}
 | 
						|
 | 
						|
static QEMUMachine sun4u_machine = {
 | 
						|
    .name = "sun4u",
 | 
						|
    .desc = "Sun4u platform",
 | 
						|
    .init = sun4u_init,
 | 
						|
    .max_cpus = 1, // XXX for now
 | 
						|
    .is_default = 1,
 | 
						|
};
 | 
						|
 | 
						|
static QEMUMachine sun4v_machine = {
 | 
						|
    .name = "sun4v",
 | 
						|
    .desc = "Sun4v platform",
 | 
						|
    .init = sun4v_init,
 | 
						|
    .max_cpus = 1, // XXX for now
 | 
						|
};
 | 
						|
 | 
						|
static QEMUMachine niagara_machine = {
 | 
						|
    .name = "Niagara",
 | 
						|
    .desc = "Sun4v platform, Niagara",
 | 
						|
    .init = niagara_init,
 | 
						|
    .max_cpus = 1, // XXX for now
 | 
						|
};
 | 
						|
 | 
						|
static void sun4u_machine_init(void)
 | 
						|
{
 | 
						|
    qemu_register_machine(&sun4u_machine);
 | 
						|
    qemu_register_machine(&sun4v_machine);
 | 
						|
    qemu_register_machine(&niagara_machine);
 | 
						|
}
 | 
						|
 | 
						|
machine_init(sun4u_machine_init);
 |